# **INS2651 Programmable Communications Interface** ## **General Description** The INS2651 is a programmable Universal Synchronous/ Asynchronous Receiver/Transmitter (USART) chip contained in a standard 28-pin dual-in-line package. The chip, which is fabricated using N-channel silicon gate MOS technology, functions as a serial data input/output interface in a bus structured system. The functional configuration of INS2651 is programmed by the system software for maximum flexibility, thereby allowing the system to receive and transmit virtually any serial data communications signal presently in use. The INS2651 can be programmed to receive and transmit either synchronous or asynchronous serial data. The INS2651 performs serial-to-parallel conversion on data characters received from an input/output device or a MODEM, and parallel-to-serial conversion on data characters received from the CPU. The CPU can read the complete status of the INS2651 at any time during the functional operation. Status information reported includes the type and the condition of the transfer operations being performed by the INS2651, as well as error conditions (parity, overrun, or framing). ## **Features** Synchronous and Asynchronous Full Duplex or Half Duplex Operations - Synchronous Mode Capabilities - Selectable 5- to 8-Bit Characters - Selectable 1 or 2 SYNC Characters - Transparent or Non-Transparent Mode - Automatic SYNC or DLE-SYNC Insertion - SYNC or DLE Stripping - Asynchronous Mode Capabilities - Selectable 5- to 8-Bit Characters - 3 Selectable Clock Rates (1x, 16x, or 64x the Baud Rate) - Line Break Detection and Generation - 1-, 11/2-, or 2-Stop Bit Detection and Generation - False Start Bit Detection - Baud Rates - DC to 0.8 M Baud (Synchronous) - DC to 0.8 M Baud (1x, Asynchronous) - DC to 50 k Baud (16x, Asynchronous) - DC to 12.5 k Baud (64x, Asynchronous) - Internal or External Baud Rate Clock - 16 Internal Rates (50 to 19,200 Baud) - Double Buffering of Data - TTL Compatible - No System Clock Required - Direct Plug-In Replacement for Signetics 2651 ## **Absolute Maximum Ratings** Operating Ambient Temperature Storage Temperature 0°C to +70°C -65°C to +150°C All Voltages with Respect to Ground -0.5 V to +6.0 V Note: Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC Electrical Characteristics. ## **DC Electrical Characteristics** $T_A = 0^{\circ}C \text{ to } +70^{\circ}C; V_{CC} = +5.0 \text{ V} \pm 5\%, \text{ GND} = 0 \text{ V}$ | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------|----------------------------|-----|------|------|------|--------------------------------| | VIL | Input Low Voltage | | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | ٧ | | | VOL | Output Low Voltage | | 0.25 | 0.45 | V | IOL = 1.6 mA | | VOH | Output High Voltage | 2.4 | 2.8 | | V | $I_{OH} = -100 \mu\text{A}$ | | HL | Input Load Current | | | 10 | μΑ | V <sub>IN</sub> = 0 V to 5.5 V | | ILD | Data Bus Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 4.0 V | | ILO | Open Drain Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 4.0 V | | <sup>1</sup> CC | Power Supply Current | | 65 | 150 | mA | | ## Capacitance $T_A = +25^{\circ}C; V_{CC} = GND = 0 V$ | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|--------------------|-----|-----|-----|------------|------------------------| | CIN | Input Capacitance | | | 20 | р <b>F</b> | f <sub>c</sub> = 1 MHz | | COUT | Output Capacitance | | | 20 | pF | Unmeasured pins | | C <sub>I/O</sub> | I/O Capacitance | | | 20 | pF | to ground | # **AC Electrical Characteristics** $T_A = 0^{\circ}C$ to +70°C; $V_{CC} = +5.0 V \pm 5\%$ , GND = 0 V | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|----------------------------------------------------------|------|--------|-------|------|------------------------| | BUS PAF | RAMETERS | | | | | | | tce | Chip Enable Pulse Width | 300 | | | ns | | | tas | Address Setup Time | 20 | | | ns | | | tah | Address Hold Time | 20 | | | ns | | | tcs | R/W Control Setup Time | 20 | İ | | ns | | | tсн | R/W Control Hold Time | 20 | | | ns | | | tos | Data Setup Time for Write | 225 | | | ns | | | tDH | Data Hold Time for Write | 50 | | | ns | | | too | Data Delay Time for Read | | | 250 | ns | C <sub>L</sub> = 100pF | | tDF | Data Bus Floating Time for Read | | | 150 | ns | C <sub>L</sub> = 100pF | | OTHER | TIMINGS | | | - | | | | tres | RESET Pulse Width | 1000 | | | ns | | | <b>f</b> BRG | Baud Rate Generator Input Clock<br>Frequency | 1.0 | 5.0688 | 5.073 | MHz | | | tern | Baud Rate Clock High State | 70 | | | ns | | | tBRL | Baud Rate Clock Low State | 70 | | | ns | | | f <sub>B/T</sub> | TxC or RxC Input Clock Frequency | DC | | 0.769 | MHz | | | t <sub>B/TH</sub> | TxC or RxC Clock High State | 650 | | | ns | | | t <sub>R/TL</sub> | TxC or RxC Clock Low State | 650 | | | ns | | | t <sub>TxD</sub> | TxD Delay from Falling Edge of TxC | | 1 | 650 | ns | C <sub>L</sub> = 100pF | | trcs | Skew Between TxD Changing and Falling Edge of TxC Output | | 0 | 0 | ns | C <sub>L</sub> = 100pF | | taxs | Rx Data Setup Time | 300 | | | ns | | | taxH | Rx Data Hold Time | 300 | | | ns | | ## Timing Waveforms (cont'd.) ## #### SYNCHRONOUS MODE **ASYNCHRONOUS MODE** ## ## SYNCHRONOUS MODE ## **ASYNCHRONOUS MODE** TXRDY, TXEMT TIMING (SHOWN FOR 5-BIT CHARACTERS, NO PARITY, 2-STOP BITS (IN SYNCHRONOUS MODE). RXRDY TIMING (SHOWN FOR 5-BIT CHARACTERS, NO PARITY, 2-STOP BITS (IN ASYNCHRONOUS). NOTE 1: A – START BIT, B – STOP BIT 1, C – STOP BIT 2, D – TX D MARKING CONDITION. ## **INS2651 Block Diagram** #### **INS2651 Functional Pin Definitions** The following describes the function of all the INS2651 input/output pins. Some of these descriptions reference internal circuits. #### **INPUT SIGNALS** Reset (RESET), Pin 21: When high, performs a master reset on the INS2651. This signal asynchronously terminates any device activity and clears the Mode, Command, and Status Regsiters. The device assumes the idle state and remains in this mode until initialized with the appropriate control words. Address Lines (A1-A0), Pins 10, 12: Address lines used to select internal Mode and Command registers. Read/Write $(\overline{R}/W)$ , Pin 13: Controls the direction of data bus transfers. A high input allows data from the CPU to be loaded into the addressed register. A low input causes the contents of the addressed register to be present on the data bus. Chip Enable (CE), Pin 11: When low, indicates that control and data lines to the device are valid and that the specified operation should be performed. When high, places the device in the TRI-STATE® condition. Baud Rate Generator Clock (BRCLK), Pin 20: 5.0688 MHz clock input to the internal Baud Rate Generator. Not required if external receiver and transmitter ( $\overline{TxC}$ and $\overline{RxC}$ ) clocks are used. Receiver Data (RxD), Pin 3: Serial data input to the receiver. Data Set Ready (DSR), Pin 22: General-purpose input which, when low, indicates either the Data Set Ready or Ring condition. Its complement is stored as Status Register bit 7. A change in state of this input causes a low output on TXEMT/DSCHG. Data Carrier Detect (DCD), Pin 16: When low, enables the receiver to operate. The complement of this input is stored as Status Register bit 6, and an input change in state causes a low output on TXEMT/DSCHG. Clear to Send ( $\overline{CTS}$ ), Pin 17: When low, enables the transmitter to operate. When high, holds the $\overline{T \times D}$ output in MARK condition. V<sub>CC</sub>, Pin 26: +5-volt supply. Ground, Pin 4: 0-volt reference. 1 . #### **OUTPUT SIGNALS** Transmitter Ready (TxRDY), Pin 15: A low on this output, which is open-drain, indicates that Transmit Holding Register (THR) is ready to accept a data character from the CPU. This output, which is the complement of Status Register bit 0, goes high when the data character is loaded and is valid only when the transmitter is enabled. The TxRDY output can be used as an interrupt to the system. Receiver Ready (RxRDY), Pin 14: A low on this output, which is open-drain, indicates that the Receive Holding Register (RHR) has a character ready for input to the CPU. This output, which is the complement of Status Register bit 1, goes high either when the Receiver Holding Register is read by the CPU or when the receiver is disabled. The RxRDY output can be used as an interrupt to the system. Transmitter Empty or Data Set Change (TxEMT/DSCHG), Pin 18: A low on this output, which is open-drain, indicates that either the transmitter has completed serialization of the last character loaded by the CPU or that a change of state of the DSR or DCD inputs has occurred. If the TxEMT condition does not exist, this output goes high when the Status Register is read by the CPU. Otherwise, the Transmit Holding Register must be loaded by the CPU for this line to go high. The TxEMT/DSCHG output can be used as an interrupt to the system. This output is the complement of Status Register bit SR2. Transmitter Data $(\overline{TxD})$ , Pin 19: Composite serial data output to a MODEM or input/output device. The TxD output is held in the marking state (logic 1) when the transmitter is disabled. Data Terminal Ready (DTR), Pin 24: General-purpose output normally used to indicate Data Terminal Ready. The DTR output is the complement of Command Register bit 1. Request to Send (RTS), Pin 23: General-purpose output normally used to indicate Request to Send. The RTS output is the complement of Command Register bit 5. #### INPUT/OUTPUT SIGNALS Data (D7-D0) Bus, Pins 28, 27, 8, 7, 6, 5, 2, 1: This bus comprises eight TRI-STATE input/output lines. The bus provides bidirectional communications between the INS2651 and the CPU. Data, control words, and status information are transferred via the Data Bus. Receiver Clock ( $\overline{RxC}$ ), Pin 25: If external receiver clock is programmed, this input controls the rate at which a data character is received. The frequency of the $\overline{RxC}$ input is a multiple (1x, 16x, or 64x) of the Baud Rate. Data is sampled on the rising edge of the clock. If internal receiver clock is programmed, this pin becomes an output at 1x the programmed Baud Rate. **Transmitter Clock (TxC), Pin 9:** If external transmitter clock is programmed, this input controls the rate at which a data character is transmitted. The frequency of the $\overline{TxC}$ input is a multiple (1x, 16x, or 64x) of the Baud Rate. Transmitter Data is clocked out of the INS2651 on the falling edge of the $\overline{TxC}$ input. If internal transmitter clock is programmed, this pin becomes an output at 1x the programmed Baud Rate. ## Pin Configuration ## **INS2651 Programming** The system software determines the operative conditions (mode selection, clock selection, data format, and so forth) of the INS2651 via internal Mode Registers 1 and 2, and the Command Register. Prior to initiating data communications, the INS2651 operational mode must be programmed by performing write operations to these 8-bit registers via the Data Bus. The device can be reprogrammed at any time during program execution. However, the receiver and transmitter should be disabled if the change has an effect on the reception or transmission of a character. The internal registers of the INS2651 are accessed by applying signals to the $\overline{CE}$ , $\overline{R}/W$ , A1, and A0 inputs as specified in table 1. Table 1. Guess My Name | CE | Α1 | Α0 | R/W | Function | |----|----|----|-----|---------------------------------| | 1 | х | Х | х | TRI-STATE Data Bus | | 0 | 0 | 0 | 0 | Read Receive Holding Register | | 0 | 0 | 0 | 1 | Write Transmit Holding Register | | 0 | 0 | 1 | 0 | Read Status Register | | 0 | 0 | 1 | 1 | Write SYN1/SYN2/DLE Registers | | 0 | 1 | 0 | 0 | Read Mode Registers 1 and 2 | | 0 | 1 | 0 | 1 | Write Mode Registers 1 and 2 | | 0 | 1 | 1 | 0 | Read Command Register | | 0 | 1 | 1 | 1 | Write Command Register | In the case of multiple registers (SYN1/SYN2/DLE Registers and Mode Registers 1 and 2), successive read or write operations will access the next higher register. For example, if A1 equals 0, A2 equals 1, and $\overline{R}/W$ equals 1, the first write operation loads SYN1 Register. The next write operation loads SYN2 Register, and the third loads the DLE Register. Read and write operations are performed on the Mode Registers in a similar manner. If more than the required number of accesses is made, the internal register pointer returns to the first register. The pointers are reset to the first registers either by a RESET input or by performing a "Read Command Register" operation, but are unaffected by any other read or write operation. Figure 1. Initialization Flowchart ## MODE REGISTER 1 FORMAT | | <b></b> | 1 | BIT NUM | nor no | | | | |-----------------------------------|-------------------|------------------------------------|-----------------------------------------------|--------------------------------------------------|----------------------|-------------------------------------------------|-------| | MR1-7 | MR1-6 | MR1-5 | MR1-4 | MR1-3 | MR1-2 | MB1-1 | MR1-0 | | 00 = INV<br>01 = 1 \$1<br>10 = 1½ | T LENGTH<br>'ALID | PARITY TYPE<br>0 = ODD<br>1 = EVEN | PARITY CONTROL<br>D = DISABLED<br>1 = ENABLED | CHARACTE<br>00 = 5<br>01 = 6<br>10 = 7<br>11 = 8 | BITS<br>BITS<br>BITS | 00 = SYNCHRON<br>01 = ASYNCHRO<br>10 = ASYNCHRO | | #### MODE REGISTER 2 FORMAT | | | | BIT NI | UMBERS | | | | |-------|-------|----------------------|-------------------|-------------------------------------|------------------|------------|---------| | MR2-7 | MR1-6 | MR2-5 | MR2-4 | MR2-3 | MR2-2 | MR2-1 | MR2-0 | | NOT | USED | TRANSMITTER<br>CLOCK | RECEIVER<br>CLOCK | BAUD RATE SELECTION | | | | | | | 0 = EXTERNAL | D = EXTERNAL | 0000 = 50 BAUD 0110 = 600 BAUD 1100 | | 1100 = 486 | O BAUD | | | | 1 = INTERNAL | 1 = INTERNAL | 0001 = 75 BAUD | 0111 = 1200 BAUD | 1101 = 720 | IO BAUD | | | | | | 0010 = 110 BAUD | 1000 = 1800 BAUD | 1110 = 960 | 0 BAUD | | | | | | 0011 = 134.5 BAUD | 1001 = 2000 BAUD | 1111 = 192 | OO BAUD | | | | | | 0100 = 150 BAUD | 1010 = 2400 BAUD | | | | | | | | 0101 = 300 BAUD | 1011 = 3600 BAUD | | | ## COMMAND REGISTER FORMAT | _ | | | | BIT NU | MBERS | | | · | |---|-------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------| | | CR-7 | CR-6 | CR-5 | CR-4 | CR-3 | CR-2 | CR-1 | CR-O | | | 00 = NORMA<br>01 = ASYNC:<br>ECHO M<br>SYNC: S<br>DLE STI<br>10 = LOCAL | YN AND/OR<br>RIPPING MODE | AEQUEST TO<br>SEND<br>0 = FORCES ATS<br>OUTPUT HIGH<br>1 = FORCES ATS<br>OUTPUT LOW | RESET ERROR<br>0 = NORMAL<br>1 = RESET ERROR<br>FLAG (IN STATUS<br>REGISTER (FE,<br>0E, PE/DLE<br>DETECT) | ASYNC: FORCE BREAK 0 = NORMAL 1 = FORCE BREAK SYNC: SEND DLE 0 = NORMAL 1 = SEND DLE | RECEIVE<br>CONTROL<br>(RxEN)<br>0 = DISABLE<br>1 = ENABLE | DATA TERMINAL<br>READY<br>0 = FORCES DTR<br>OUTPUT HIGH<br>1 = FORCES DTR<br>OUTPUT LOW | TRANSMIT<br>CONTROL<br>O = DISABLE<br>1 = ENABLE | ## STATUS REGISTER FORMAT | | <del></del> | | BIT NU | IMBERS | | | | |--------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------| | SR-7 | \$A-6 | SR-5 | SR-4 | SR-3 | SR-2 | SR-1 | SR-0 | | DATA SET<br>READY<br>0 = DSR INPUT<br>IS HIGH<br>1 = DSR INPUT<br>IS LOW | DATA CARRIER<br>DETECT<br>0 = DCD INPUT<br>IS HIGH<br>1 = DCD INPUT<br>IS LOW | FE/SYN DETECT<br>ASYN:<br>0 = NORMAL<br>1 = FRAMING ERROR<br>SYNC:<br>0 = NORMAL<br>1 = SYN CHARACTER<br>DETECTED | OVERRUN<br>O = NORMAL<br>1 = OVERRUN<br>ERROR | PE/DLE DETECT ASVNC: 0 = NORMAL 1 = PARITY ERROR SYNC: 0 = NORMAL 1 = PARITY ERROR OR DLE CHARACTER RECEIVED | TXEMT/DSCHG<br>0 = NORMAL<br>1 = CHANGE IN<br>DSR OR DCD, OR<br>TRANSMIT SHIFT<br>REGISTER IS<br>EMPTY | R×RDY 0 = RECEIVE HOLDING REGISTER EMPTY 1 = RECEIVE HOLDING REGISTER HAS DATA | T×RDY 0 = TRANSMIT HOLDING REGISTER BUSY 1 = TRANSMIT HOLDING REGISTER EMPTY | NOTE 1: BAUD RATE FACTOR IN ASYNCHRONOUS MODE APPLIES ONLY IF EXTERNAL CLOCK IS SELECTED. FACTOR IS 16x IF INTERNAL CLOCK IS SELECTED. Table 2. Baud Rate Generator Characteristics (Crystal Frequency = 5.0688 MHz) | Baud<br>Rate | Theoretical<br>Frequency<br>16x Clock<br>(kHz) | Actual<br>Frequency<br>16x Clock<br>(kHz) | Percent<br>Error | Duty<br>Cycle<br>(%) | Divisor | |--------------|------------------------------------------------|-------------------------------------------|------------------|----------------------|---------| | 50 | 0.8 | 0.8 | | 50/50 | 6336 | | 75 | 1.2 | 1.2 | _ | 50/50 | 4224 | | 110 | 1.76 | 1.76 | _ | 50/50 | 2880 | | 134.5 | 2.152 | 2.1523 | 0.016 | 50/50 | 2355 | | 150 | 2.4 | 2.4 | _ | 50/50 | 2112 | | 300 | 4.8 | 4.8 | - | 50/50 | 1056 | | 600 | 9.6 | 9.6 | _ | 50/50 | 528 | | 1200 | 19.2 | 19.2 | _ | 50/50 | 264 | | 1800 | 28.8 | 28.8 | _ | 50/50 | 176 | | 2000 | 32.0 | 32.081 | 0.253 | 50/50 | 158 | | 2400 | 38.4 | 38.4 | _ | 50/50 | 132 | | 3600 | 57.6 | 57.6 | _ | 50/50 | 88 | | 4800 | 76.8 | 76.8 | _ | 50/50 | 66 | | 7200 | 115.2 | 115.2 | _ | 50/50 | 44 | | 9600 | 153.6 | 153.6 | _ | 48/52 | 33 | | 19200 | 307.2 | 316.8 | 3.125 | 50/50 | 16 | Note: 16x clock is used in asynchronous mode. In synchronous mode, clock multiplier is 1x and duty cycle is 50%/50% for any baud rate. ## **INS2651 Operation** #### **GENERAL** The transmitter section of the INS2651 performs parallel-to-serial conversion of data supplied to it from the system data bus. The receiver section of the INS2651 performs serial-to-parallel conversion of data received from the MODEM or input/output device. Both the transmitter and receiver are double buffered, allowing a full character time in which to service Transmit Ready ( $\overline{TxRDY}$ ) and Receive Ready ( $\overline{RxRDY}$ ) interrupts. The character size (5, 6, 7, or 8 bits) is program selectable. Parity check/generation and the baud rate may also be defined by the program. Note that the character size is exclusive of the start/stop and parity bits. #### SYNCHRONOUS MODE The transmitter starts transmitting a continuous bit stream once the transmitter is enabled and the Clear to Send (CTS) input is low. If the system is late in supplying a character to the transmitter, then the transmitter will send the SYN character (or SYN1, two characters if in double SYNC mode) as an idle fill in the Non-Transparent mode, or the DLE-SYN1 character pair as an idle fill in the Transparent mode. If this condition occurs, the TxEMT/DSCHG output goes low. The receiver enters a character synchronization mode as soon as the receiver is enabled and the Data Carrier Detect (DCD) input goes low. Either one or two consecutive SYN characters must be recognized by the receiver. The number of SYN characters is program selectable, and data is sent to the processor only after synchronization. The SYN character(s) in the Transparent mode (or DLE-SYN1 characters in the Non-Transparent mode) are stripped off the data stream after synchronization. This feature is program selectable. An overrun error will occur if the processor is late in servicing the received character. When this condition occurs, the character in the receiver buffer is written over by the character causing the overrun, and the overrun status bit is set. #### **ASYNCHRONOUS MODE** Once transmission is initiated, the transmitter supplies the start bit, odd, even, or no parity bit, and the proper number of stop bits as specified by the program. If the next character is presented to the transmitter, it is sent immediately after transmission of the stop bit of the present character. Otherwise the Mark (logic high) condition is sent. The transmitter can be programmed to send a Space (logic low) condition instead of the Mark condition. Once the receiver is enabled, reception of a character is initiated by recognition of the start bit. The Start/Stop and Parity bits are stripped off while assembling the serial input into a parallel character. If a break condition is detected then the receiver sends a character of all zero bits and a Framing Error status bit to the processor. Succeeding all-zero or break characters are not assembled and presented to the system. The Receive Data ( $R \times D$ ) input must return to a marking condition before character assembly is resumed. The overrun condition is checked in the same manner as in the Synchronous mode. # **Physical Dimensions** 1.490 (37.846) MAX 0.600 (15.240) MAX GLASS 28 27 28 29 24 23 22 21 28 18 18 17 16 15 (0.635) RAD 0.515-0.525 1 2 3 4 5 5 7 8 5 10 11 12 13 14 0.048-0.055 (1.219-1.397) 0.055 ±0.005 (1.397 ±0.127) (14.986-15.746 0.020-0.070 (0.508-1.778) n nes\_n a12 0.125 (3.175) MIN 0.685 ±0.025 (17.399 ±0.635) (0.457 - 0.50B) 28-Lead Ceramic Dual-In-Line Package [Cer Dip (J)] Order Number INS2651J 1.470 (37.338) MAX [28 [27] [26 [28] [28 [22] [22] [29 [19 [10 [17] [48 [18] 0.062 (1.575) RAD (13,970 -0.127) PIN NO. 1 INDEN 1 2 3 4 5 6 7 8 8 10 11 12 13 14 0.030 (0.762) 0.060 MAX (1.524) 0.130 · 0.005) (3.302 · 0.127) 0.600-0.620 (1.270) TYP (15.240-15.748) 0.009 ~0.015 D.020 0.625 +0.025 (0.229-0.381) 0.125 (0.508) (3.175) MIN 0.075 0.015 (15.875 +0.635) (1.905 0.381) (0.457 -0.076) 28-Lead Plastic Dual-In-Line Package (N) Order Number INS2651N National Semiconductor EmbH National Semiconductor 6 Elsenheimerstrasse 61/11 8000 München 21 West Germany Tel.: 089/9 15027 Telex: 05-22772 NS International Inc., Japan NS International Inc., Japan Miyake Building 1-9 Yotsuya, Shinjuku-ku 160 Tukyo, Japan Tel.: (03) 355-3711 TWX: 232-2015 NSCJ-J National Semiconductor (Hong Keng) Ltd. 8th Floor. Cheung Kong Electronic Bldg. 4 Hing Yip Street Kwun Tong Kowkoan, Hong Kong Tel.: 3-411241-8 Telex: 43866 NSEHK HX Cable: NATSEMI NS Electronics Do Brasil Avda Brigadeiro Faria Lima 844 11 Andar Conjunto 1104 Jardim Paulistano Sao Paulo, Brasil Telex: 1121008 CABINE SAG PAULO NS Electronics Pty. Ltd. Cnr. Stud Rd. & Mtn. Highway Bayswater, Victoria 3153 Australia Tel.: 03-729-6333 Telex: 32096