IMSAI MIO Copyright © 2002 IMSAI Division Fischer-Freitas Company Orangevale, CA 95662 Made in the U. S. A. All rights reserved worldwide . ## TABLE OF CONTENTS Functional Description MIO Specifications Theory of Operations Photograph Assembly Diagram Schematic Parts List Assembly Instructions User Guide ## Appendices - A. Test Cassette Description - B. MIOA Listing - C. MIOB Listing - D. Debugging Information - E. Component Illustrations ## FUNCTIONAL DESCRIPTION ## INPUT/OUTPUT VERSATILITY The MIO, Multiple Input Output Board, is designed to meet all Input/Output requirements of most 8080 System Users by providing the User with the following Input/Output interfaces: - one Data Storage interface to a standard audio cassette recorder; - 2. two Parallel Input/Output (PIO) ports; - 3. one Serial Input/Output port; and - one control port to be used for internal and external control functions. As an example of its versatility, a single MIO Board could control a TV Typewriter, a Line Printer, a Teletype, and a cassette recorder. #### SOFTWARE COMPATIBILITY Board Addressing and Port Configuration capabilities allow the MIO Board to be Address Compatible with virtually all Software Packages. The Board is jumper selectable to any one of the 64 groups of 4 Input/Output addresses available with the 8080. Jumper selection further allows each port to be configured in any order within the selected group of 4 addresses. As an example, a TV Typewriter, which is a parallel I/O device, may be used with serial I/O software simply by configuring the MIO Board so that the parallel port for the TV Typewriter appears at the I/O address where the serial data normally appears. ## EXTERNAL CONNECTIONS External Interface Connections are made from the three 26-pin edge connectors at the top of the board. These contain the signals necessary for two identical parallel interfaces, and a serial I/O interface. The Current Loop or EIA options are normally configured to provide a standard EIA Data Transmission pinout at the connector. #### INTERRUPT CAPABILITIES Any of the Status Signals from each of the I/O Ports may be used to generate Interupts. Provision is made for jumpering these Status Signals to Vectored Interrupt Lines, if a PIC-8 Board is present. They may be directly jumpered to the CPU Interrupt Line for a single level Interrupt System. #### SERIAL INPUT/OUTPUT PORT The MIO Board provides for one complete Serial I/O port which is designed to require no initialization on power-up. #### BOARD OPTIONS A number of options are available and are easily selected by the User. - 1. The Baud Rate is jumper selectable and can range from 45.5 to 9600 Baud. - Character Length, Parity Enable, and Even/Odd Parity selection are jumper selectable. 3. The Data output of the UART may be jumpered to an EIA Driver, a Current Loop Driver, or a TTL Driver. Similarly, the Data input of the UART may be jumpered to an EIA Receiver, a Current Loop Receiver, or a TTL Receiver. 4. Provision is made to monitor any of the UART Status Signals using the Control Input Port, or the interrupt inputs. STATUS SIGNALS The SIO Status Signals provided are as follows: TRANSMIT READY, the negation of TRANSMIT READY, RECEIVE READY, the negation of RECEIVE READY, PARITY ERROR, OVERRUN ERROR, and FRAMING ERROR. An additional Status Signal, SIOS, is provided to assist in error checking routines. This signal simply indicates that one of three error conditions has occured, (PE,FE,or OE). It may be decoded via the Control Port to determine which of the three signals is active. This feature is provided to allow efficient use of the Control Port in a case where the complete board configuration is being used. EXTERNAL INTERFACE CONNECTIONS The SIO Port has available at a 26 pin edge connector, all signals necessary for Standard EIA, Current Loop and TTL Serial Interfaces. ## PARALLEL INPUT/OUTPUT PORTS The MIO Board provides for 2 identical 8 bit parallel input/output ports. # BOARD OPTIONS Board options allow the User to: Use one of four types of Input Strobes: 1.positive edge, 2. negative edge, 3. positive level, and 4. negative level. It is also possible to continuously gate data into the latch. 2. Use PIO Status Signals to generate Interrupts or to be simply monitored by the Program via the Control Port. #### STATUS SIGNALS The PIO Status Signals which are provided are as follows: ODR- one Output Data Ready line for each Parallel Output Port; IDA- one Input Data Accepted line for each Parallel Input Port. As with the SIO Port, an additional signal, PIOS, is provided to enhance the efficiency of the Control Port Input Bits. EXTERNAL INTERFACE CONNECTIONS The External Interface Connections for the PIO Output Ports provide for 8 Output Data Lines and 3 Control/Handshake Lines. Each <u>Input Port</u> provides for 8 Input Data Lines and 2 Control/Handshake Lines. All signals are available at two identical 26 pin edge connectors for easy interfacing to external parallel I/O devices. #### CASSETTE INPUT/OUTPUT PORT The MIO Board provides for one complete Cassette Recorder Interface. # BOARD OPTIONS Board Options allow the User to: - Vary the recording rate from 500 to 62,500 bits per second. - Set the phase of the recorded signal to provide compatibility with most all audio cassette recorders. The CRI Port writes Biphase Encoded Data to the tape. This can be used to generate Byte/Lancaster or Tarbell data formats. The Biphase encoding generates Byte/Lan-caster data formats by sending alternating 1's and 0's when a zero bit is to be recorded. It sends all 1's when a one bit is to be recorded. In this standard, the maximum data rate is 30 bytes per second. The CRI can also operate in the Tarbell Standard, using one bit of phase encoding per data bit. This standard allows the User to record data at the standard rate of 187 bytes per second or faster if the recorder used is of sufficient quality. The recorder section can have two cassette recorders connected to it at one time, thus providing the User with the basic capability for a cassette operating system. #### MIO SPECIFICATIONS ## Basic Configuration 1. The MIO board uses four I/O ports and is available with the following I/O interfaces: Two parallel (PIO) ports One control (CTL) port One cassette recorder (CRI) port One serial (SIO) port - 2. There are three 26 pin edge connectors on the top of the board, two for the PIO ports and one for the SIO port. The SIO pin assignments are compatible with the standard EIA connectors. The PIO input pin numbers are the same as the PIO 4 port 0 input pin numbers, and the PIO output pin numbers are the same as the PIO 4 port 1 output pin numbers. - 3. The board address (one of the 64 possible groups of four I/O ports) and the order of the addressing of the four ports on the board are jumper-selectable. - 4. Interrupt requests are jumper-selectable to PIC-8 and CPU lines. - 5. The operation of the individual ports is as follows: - A) SIO - 1. Baud rate is jumper-selectable for rates of 45.5 to 9600 baud. - Character length, parity enable, and even/odd parity select are jumper-selectable. - Transmitted serial data is available in CTL output jumper area. - 4. Received serial data is available in the CTL input jumper area. - 5. Transmit ready (TRDY), receive ready (RRDY), parity error (PE), overrun error (OE), framing error (FE), the complements of TRDY and RRDY, and (SIOS), which can represent one of (OE), (PE), (FE) or the logical OR of the three, are all available in the CTL input jumper area. - B) PIO - 1. Output data is latched and available at the PIO connector. Output Data Ready (ODR) is available at the PIO connector. Output Data Accepted (ODA) is available at CTL IJA. Data Ready (DR) is available at CRL IJA. Clear Data Ready (CDR) is available at the PIO connector. Data Strobe (STB) is available at the PIO connector. Input data is accepted from the PIO connector. Input Data Strobe (IDS) is jumper-selectable for positive or negative edge triggering, gating or disable. Input Data Accepted (IDA) is available at the PIO connector. Input Data Ready is available at CTL IJA. #### C) CTL - Bits 0-3 are latched and available in OJA. Bit 4 = write enable for CRI Bit 5 = read enable for CRI Bits 6 and 7 are used to control the generation of SIOS, PIOS, CRIS and PIO port selection. - 2. Output Jumper Area (OJA) has CTL bits 0-3 and SIO transmit as inputs and has the following possible outputs: Four EIA drivers One current loop driver (20 or 60 milliamp) Two TTL drivers Three open collector 20 milliamp, 40 volt drivers 3. Input Jumper Area (IJA) has output jumper positions to eight data input lines, eight interrupt request lines and the serial data input, and has as input the SIO, PIO and CRI status signals, as well as, four EIA and one current loop receiver. #### D) CRI The CRI is capable of writing or reading biphase encoded data at rates of 500 to 62,500 bits per second. It can operate in either the "Byte/Lancaster" or "Tarbell" recording standards. (Note: the standard rates for "Byte/Lancaster" and "Tarbell" operation are 2400 bps and 1500 bps, respectively.) The CRI can interrupt on a bit byte basis. It has two input and two output connections for cassette interface, although only one input may be operating at a given time. #### THEORY OF OPERATION The MIO, Multiple Input/Output Board, contains all the logic required to implement two latched parallel input/output (PIO) ports, a serial I/O (SIO) port, a cassette recorder interface (CRI) port and a port for the control of the other ports or external devices. The Theory of operation will be discussed by first describing the internal data bussing of the board and then discussing each of the individual types of I/O ports. The reader should be completely familiar with the MIO User Guide prior to reading the Theory of Operation. ## Internal Data Bussing The MIO board has an internal bi-directional, 8-bit data bus. The output information from the 8080 back panel is gated onto the internal bus whenever SOUT is asserted. When the MIO is selected and PDBIN is asserted, data is gated from the internal bus to the 8080 back panel bus. The gating is done with 74367's to increase the current sink capability to 32 milliamps per line. Each of the individual ports on the internal bus has its own 3-state driver. All of the ports except the control port have this driver as an integral part of the latches holding the information for these ports. The control input port uses a separate 74367 to gate the data onto the internal bus. #### Interrupt Generation Interrupt generation within the board is done by gating selected signals from the input jumper area onto the vectored interrupt and/or the CPU's interrupt lines using 74LS05s. #### Address Selection and Decoding Address selection for the MIO is performed with the use of six 74LS86 gates which receive the address bits as one input and receive as the other input a high if the selected address jumper is not present, or a ground if the jumper is present. This will cause the output of the 74LS86s to be asserted if the corresponding address bit is one and the jumper is present; or if it is a zero and the jumper is not present. The six address bits are then ANDed in the 74LS30 together with the fact that either an input or output instruction is being executed (SINP or SOUT) to indicate board selection. The select pulse is used to enable a 74LS155 decoder. The address inputs to this decoder are the two least significant address bits which are jumper selected to provide the desired addresses. The outputs of the 74LS155 consist of four RE-GISTER LOAD pulses and four READ ENABLES, one for each of the ports. In the case of the two parallel I/O ports, the REGIS-TER LOAD and READ ENABLEs are both fed directly to the 8212s. The DS2 input (to complete selection on the 8212) is controlled by bit 7 of the control register, thus providing the required multiplexing. ## Serial I/O Port The serial I/O port is implemented using a universal asynchronous receiver/transmitter chip (UART). The UART is designed to add the start and stop bits required for transmitting data and to recognize these start and stop bits when receiving data. Note that the jumper configuration for the UART consists of putting +V (Vcc through a lK resistor) on the control load pin and either ground or +V on the other select pins. The setting of the options pins is discussed in the MIO User Guide. ## Parallel I/O Ports ## PIO Output Ports The two parallel input and output ports use the 8212 chips for holding and receiving data. Note again that the most significant bit of the control register is used to determine whether port 1 or port 2 is selected viathe DS2 select input pin. When the REGISTER LOAD is executed, the data is loaded during /PWR. The 8212 is deselected on the trailing edge of /PWR which causes the interrupt line (Pin 23) to go high on the 8212. This signal is used as a DATA READY output signal for the port. When the output system has accepted the data, it responds by sending a positive pulse (CLEAR OUTPUT DATA READY) on the strobe input. This causes the interrupt line in the 8212 to be cleared thus indicating that the external interface is ready for more parallel data. #### PIO Input Ports The strobe input from the external device first goes through an EXCLUSIVE OR gate. A jumper to this gate is used to sense a positive strobe, while the absence of a jumper is used for a negative strobe. The LOAD one shots are triggered on the high-to-low transition on the output of the 74LS86's. The second jumper area selects the input strobe, or the LOAD one shot, to gate the data into the 8212 and to set the interrupt line (Pin 23) low thus indicating that input data is ready. If no jumper is used, the input data is continuously available to the 8080. When the 8212 register is read by the computer, the 8212 being selected will cause the interrupt line to reset, indicating to the external system that the data has been accepted, and removing the ready pulse internally. #### Control Port The control register output consists of two 74LS175s; one of which is used to hold the four least significant bits of the data for use in the output jumper area and the other of which is used to hold the four most significant bits for controlling the internal operation. The internal operations use bit 4 asserted to indicate that a write operation is being performed on the CRI and bit 5 to indicate that a read operation is being performed on the CRI. Bits 6 and 7 are used in two different modes: 1) to select the status input lines for SIOS and PIOS by providing the A and B inputs to the 74LS153 dual 4 to 1 selector; and 2) to multiplex the PIO select lines and the status signal, CRIS. Bit 7 is used to multiplex the PIO ports by having /CR7 as the DS2 input to the 8212s for PIO-Port 1; and CR7 as the DS2 input to the 8212s for PIO Port 2. Bit 6 is used to select the Byte Ready (/CR6) or Bit Ready (CR6) signal for input to the CRIS signal. The input to the control port is accomplished by selecting the appropriate jumpers in the input area as described in the User Guide. These jumpered inputs are input to the 74LS367s for gating onto the internal data bus. #### Cassette Recorder Interface The Cassette Recorder interface uses the ANSI standard biphase encoding technique to record data on the tape by using a square wave clock to shift the data and EXCLUSIVE ORing the clock with the output data. #### Timing Figure 1 shows a timing illustration of how the CRI interface works with respect to shifting, recording, and recovering the data. The top line shows the serial data which is to be written on the tape. Below this is the clock pulse. The third line shows the serialized data as clocked out of U36. The fourth line shows EXCLUSIVE OR of the clock and the data. Notice that there are two flux reversals or one complete cycle per bit when a constant data stream is being written and only one flux reversal or one cycle per two bits when alternating ones and zeros are being written. The fifth line shows the EXCLUSIVE OR of the data and the inverted clock. The sixth line shows the resultant sinusoidal wave form which is written on the tape. This can also be considered to be the data read directly back from the tape. The seventh line shows the output of the 8T20 which is a digital form of the received data. Line 8 shows the output of the zero crossing one-shot detector as if it were never disabled. Line 9 shows the disable gate for this zero crossing detector. This is the output of the 74LS74 flip-flop. Line 10 shows bit 4 coming high in the counter. The leading edge of bit 4 is used to strobe the data on the return. Line 11 shows the reconstructed data stream. The reader should become familiar with the diagram before proceeding on with the discussion. Notice that the polarity of the written data and/or the digital recovered data output of the 8T20 can be inverted when it goes through the EXCLUSIVE OR gates. Switches 7 and 8 in the External Address Jumper are used to invert the output and input data, respectively. This option is provided so that the proper data will be fed into your recorder and returned from it independently of the phase on which the recorder operates. Pin 1 of the 8T20 fed back through R44 provides the hysteresis for the 8T20. The given value of R44 works with most popular recorders, If adjustment should be necessary, its value should be lowered to increase the hysteresis and raised to decrease it. The shift register used in this section is a 74LS395. This provides both the tri-state outputs for gating onto the internal data bus and the cascadeable output for forming an 8-bit shift register. The timing generator consists of the two 74LS163s and the 74LS293. The 74LS163s should be jumper-selected so that they reload at sixteen times the required data frequency. The 74LS293 divides down the output of the 74LS163s to generate timing for the read and write circuitry. ## Cassette Read Operation In read operation, the first transition received from the recorder starts the CRI clock. After four clock cycles, the eight-bit shift register is clocked, loading the current level of the input data into the register. After twelve clock cycles, the 74LS293 is put into reset, and the 74LS163s are put into LOAD mode, thus presetting and holding them. The entire circuit then idles until the next input transition, which again allows the counters to run. Referring again to Figure I, line 8 (labelled zero crossing), represents the output of the 8T20 one shot as if it were never disabled. That is, it generates a short pulse for every zero-crossing transition input from the recorder. The one-shot disable flip-flop (U36), however, prevents the one-shot from detecting a transition from the time the first transition starts the counters until the twelfth clock cycle, when the clocks are disabled. In the input data stream from the recorder, when the present data bit is the same as the previous data bit, a second transition occurs at approximately the eight clock cycle. Because the one-shot is disabled, this transition will not be detected. However, the next transition will occur after the twelfth clock cycle, enabling the counters, and causing the data level to be read four clock cycles later, as described above. Because two transitions have occurred since the last time the level was read, the new level and the previous level will be the same, which they should be to represent data bits which are the same. #### Read Clock The pulses from the one-shot will occur once per bit time because of the disabling described above, and are used to generate the clock for the shift register. This clock represents a reconstruction of the original write clock, one that is dependent only on transitions read from the tape, so that the tape format is inherently self-clocking, and immune to even large variations in tape speed. . # MIO Silk Screen Errata J5 (Direct Interrupt Jumper) is not shown. It jumpers J1 Pin 4 and J1 Pin 73, as shown on the AP-44 Jumper example in the User Guide. The following signal names in the output Jumper Area have been interchanged. OlDR should read I1DR O2DR should read I2DR O1DA should read I1DA O2DA should read I2DA ## Parts List BOARD: MIO Rev. 2 | ITEM | IMSAI<br>PART # | QUANTITY | DESCRIPTION/IDENTIFYING MARKS | |----------|-----------------|----------|------------------------------------------------------------------------------------------------| | PC Board | 92-0000042 | 1 | MIO Rev. 2 | | 74LS00 | 36-0740002 | . 2 | Quad 2 Input NAND (Low Power Schottky)/<br>SN74LS00N | | 74LS04 | 36-0740402 | 3 | Hex Inverter (LPS)/SN74LSO4N | | 74LS05 | 36-0740502 | 1 | Hex Inverter, Open Collector (LPS)/<br>74LS05PC | | 7406 | 36-0740601 | 1 | Hex Inverter Driver, Open Collector/<br>SN7406N | | 74LS30 | 36-0743002 | 1 | 8 Input NAND (LPS)/SN74LS30N | | 7432 | 36-0743201 | 1 | Quad 2 Input OR/SN7432N | | 74LS32 | 36-0743202 | 1 | Quad 2 Input OR (LPS)/SN74LS32N | | 74LS51 | 36-0745102 | 1 | AND-OR Inverter (LPS)/DM74LS51N | | 74LS74 | 36-0747402 | 1 | Dual D Flip-Flop (Preset and Clear) (LPS)/SN74LS74N | | 74LS86 | 36-0748602 | 3 | Quad 2 Input EXCLUSIVE OR (LPS)/<br>SN74LS86N | | 74LS123 | 36-7412302 | 2 | Dual One Shot/SN74LS123N<br>(Alternate 74123/DM74123N) | | 74LS153 | 36-7415302 | 1 | Dual 1 of 4 Data Selector (LPS)/<br>SN74LS153 | | 74LS155 | 36-7415502 | 1 | Dual 2 of 4 Line Decoders (LPS)/<br>SN74LS155N | | 74LS161 | 36-7416102 | 5 | 4 Bit Counter, Binary Asynchronous<br>Clear (LPS)/SN74LS161N<br>(Alternate 74LS163/SN74LS163N) | | 74LS175 | 36-7417502 | 2 | Quad D Type Flip-Flop (LPS)/<br>9LS/74LS175 | | 74LS293 | 36-7429302 | 2 | 4 Bit Binary Counter (LPS)/74LS293PC | | 74367 | 36-7436701 | 4 | Hex Tri-State Buffer/DM74367N | MIO Parts List | ITEM | IMSAI<br>PART # | QUANTITY | DESCRIPTION/IDENTIFYING MARKS | |-------------------|-----------------|----------|--------------------------------------------------------------------------------------| | 74LS395 | 36-7439502 | 2 | 4 Bit Shift Register with 3 State Outputs/SN74LS395N | | 75188 | 36-7518801 | 1 | RS232 Driver/SN75188N | | 75189 | 36-7518901 | 1 | RS232 Receiver/SN75189N | | 7805 | 36-0780501 | 1 | 5V Positive Regulator/7805CU | | 78L12 | 36-0781202 | 1 | Regulator/MC78L12CP | | 8212 | 36-0821201 | 4 | Input-Output Port/PB8212D | | 8T20 | 36-0082001 | 1 | Bi-Directional One Shot/N8T2OB | | TR1602 | 36-0601101 | . 1 | Universal Asynchrous Receiver/Transmitter 51883/TMS 6011 | | ln751A | 35-1000005 | , 1 | Zener Diode/1N751A | | ln914 | 35-1000006 | 1 | Silicon Diode/1N914 | | lN4742 | 35-1000009 | 1 | Zener Diode/lN4742 | | Transistor | 35-2000003 | 1 | 2N3906 Transistor/2N3906 | | Capacitor | 32-2010010 | 17 | .luF Disk Ceramic | | Capacitor | 32-2233070 | 2 | 33uF, 25V Tantalum | | Capacitor | 32-2002010 | 2 | .02uF Disk Ceramic | | Heat Sink | 16-0100004 | 1 | Thermalloy 6 Prong/6072B | | Header | 23-0400001 | 4 | 16 Pin IC Header | | Socket<br>Carrier | 23-0900008 | 9 | Lead Socket Carrier Assembly/<br>AUGAT 716-AG2D | | Socket | 23-0800001 | 4 | 16 Pin Solder Tail IC Socket | | Socket | 23-0800004 | 1 | 40 Pin Solder Tail IC Socket | | Resistor | 30-2560462 | 1 | 56 Ohm, ½ Watt/green, blue, black | | Resistor | 30-3100362 | 5 | 100 Ohm, % Watt/brown, black, brown (3 are supplied for optional 60MA current loop.) | Parts List | ITEM | IMSAI<br>PART # | QUANTITY | DESCRIPTION/IDENTIFYING MARKS | |------------|-----------------|----------|---------------------------------------| | Resistor | 30-3330362 | 1 | 330 Ohm, ¼ Watt/orange, orange, brown | | Resistor | 30-3220362 | 1 | 220 Ohm, ½ Watt/red, red, brown | | Resistor | 30-3470362 | 3 | 470 Ohm, % Watt/yellow, violet, brown | | Resistor | 30-3470462 | 1 | 470 Ohm, 1 Watt/yellow, violet, brown | | Resistor | 30-4100362 | 20 | 1K Ohm, % Watt/brown, black, red | | Resistor | 30-4120362 | 2 | 1.2K Ohm, 4 Watt/brown, red, red | | Resistor | 30-5100362 | 6 | 10K Ohm, 4 Watt/brown, black, orange | | Resistor | 30-5360362 | 5 | 36K Ohm, 4 Watt/orange, blue, orange | | Solder | 15-0000001 | 101 | | | Screw | 20-3302001 | 1 | 6-32x5/16" Phillips Pan Head Machine | | Nut | 21-3120001 | 1 | 6-32 CAC Hex Nut | | Lockwasher | 21-3350001 | . 1 | #6 Internal Tooth CAC Lockwasher | | Cassette | 88-0000019 | 1 | Test Cassette | | Capacitor | 32-0210010 | 1 | 10pF Disk Ceramic | Board Assembly Modification to lengthen the pulse generated by the 8T20 for more reliable resetting of U36: After the board is assembled, install a 10 picofarad disk capacitor between U34 pins 12 and 14. Cut leads to 1/8" and solder to U34 pins 12 and 14 on the solder side of the board as shown. Take care not to damage the solder mask or create a solder bridge to the neighboring traces. ## Assembly Note: 1. When installing socket pins for jumpers, heat should be applied long enough (e.g. 3 seconds rather than 1 second) to allow solder to wick through the board and form a fillet on the component side. (Alternately solder can be applied from the top side.) This provides greater support to the socket pins so they won't bend during jumper installation. Number 26 or 27 wire, solid, is ideal to use for jumpers. Larger wire, up to 24 solid or cut leads from ½ Watt resistors, may be used; however, the larger wire may spring the internal contacts, requiring that you always use the larger wire. Often, leads cut from signal diodes (1N914 and 1N4148) are the ideal smaller diameter. 2. It has come to our attention that the jumpers between the Augat pins can short to other pins. This can be solved by using either some spaghetti tubing on the No. 26 bare wire or using No. 26 solid insulated wire for these jumpers. DO NOT SOLDER JUMPERS INTO THE AUGAT PINS. ## ASSEMBLY DIAGRAM AND SILK SCREEN ERRATA IC's U41 through U43 are shown on both the Assembly Diagram and Silk Screen as 74LS367. Provided in your kit are 74367's. Please use the IC's provided in your kit. ECN 77-0004 · Jacon #### ASSEMBLY INSTRUCTIONS - () 1. Unpack your board and check all parts against the parts list enclosed in the package. - () 2. If gold contacts on the edge connector appear to be corroded, use pencil eraser to remove any oxidation. NOTE: Do not use Scotchbright or any abrasive material as it will remove the gold plating. #### RESISTOR INSTALLATION - () 3. Insert and solder the five 36K Ohm, & watt (orange, blue, orange) resistors at locations R1, R4, R24, R43 and R44 as shown on the Assembly Diagram. - () 4. Insert and solder the twenty 1K Ohm, ½ watt (brown, black, red) resistors at locations R2, R3, R5, R6, R17, R18, R20, R22, R23, and R31 through R41 as shown on the Assembly Diagram. - () 5. Insert and solder the two 1.2K Ohm, ½ watt (brown, red, red) resistors at locations R9 and R15 as shown on the Assembly Diagram. - () 6. Insert and solder the three 470 Ohm, ¼ watt (yellow, violet, brown) resistors at locations R10, R12 and R29 as shown on the Assembly Diagram. - () 7. Insert and solder the six 10K Ohm, \( \frac{1}{2} \) watt (brown, black, orange) resistors at locations R11, R19, R21, R25, R26, and R42 as shown on the Assembly Diagram. - 8. Insert and solder the two 100 Ohm, ¼ watt (brown, black, brown) resistors at locations R27 and R28 as shown on the Assembly Diagram. - 9. Insert and solder the one 220 Ohm, \( \frac{1}{3} \) watt (red, red, brown) resistor at location R30 as shown on the Assembly Diagram. - () 10. Insert and solder the one 330 Ohm, ½ watt (orange, orange, brown) resistor at location R14 as shown on the Assembly Diagram. - () 11. Insert and solder the one 56 Ohm, ½ watt (green, blue, black) resistor at location R7 as shown on the Assembly Diagram. () 12. Insert and solder the one 470 Ohm, 1/2 watt (yellow, violet, brown) resistor at location R8 as shown on the Assembly Diagram. #### IC INSTALLATION All Pin 1's are toward the lower right hand edge of the PC board and the 100 pin connector. The pads for Pin 1 are square. - () 13. Insert and solder the one 7406 at location U3 as shown on the Assembly Diagram. - () 14. Insert and solder the two 74LS175s at locations U4 and U26 as shown on the Assembly Diagram. - () 15. Insert and solder the three 74LS04s at locations U5, U35 and U45 as shown on the Assembly Diagram. - () 16. Insert and solder the four 8212s at locations U8 through Ull as shown on the Assembly Diagram. - () 17. Insert and solder the five 74LS161s (or 74LS163s) at locations U12 through U14, U27 and U47 as shown on the Assembly Diagram. - () 18. Insert and solder the one 75189 at location U15 as shown on the Assembly Diagram. - () 19. Insert and solder the one 75188 at location U16 as shown on the Assembly Diagram. - () 20. Insert and solder the one 74LS05 at location U17 as shown on the Assembly Diagram. - () 21. Insert and solder the one 74LS30 at location U18 as shown on the Assembly Diagram. - () 22. Insert and solder the three 74LS86s in locations U21, U37 and U40 as shown on the Assembly Diagram. - ( ) 23. Insert and solder the one 7432 at location U22 as shown on the Assembly Diagram. - () 24. Insert and solder the four 74367s at locations U6 and U41 through U43 as shown on the Assembly Diagram. - () 25. Insert and solder the one 74LS155 in location U23 as shown on the Assembly Diagram. - () 26. Insert and solder the two 74LS395s at locations U24 and U25 as shown on the Assembly Diagram. - ( ) 27. Insert and solder the two 74LS00s at locations U29 and U46 as shown on the Assembly Diagram. - () 28. Insert and solder the one 74LS32 at location U30 as shown on the Assembly Diagram. - () 29. Insert and solder the one 74LS153 at location U31 as shown on the Assembly Diagram. - () 30. Insert and solder the two 74LS293s at locations U32 and U33 as shown on the Assembly Diagram. - () 31. Insert and solder the one 8T20 at location U34 as shown on the Assembly Diagram. - () 32. Insert and solder the one 74LS74 at location U36 as shown on the Assembly Diagram. - () 33. Insert and solder the one 74LS51 at location U38 as shown on the Assembly Diagram. - ( ) 34. Insert and solder the two 74123s at locations U39 and U48 as shown on the Assembly Diagram. - () 35. Insert and solder the 40 pin solder tail socket at location U7 as shown on the Assembly Diagram. #### DISCRETE COMPONENT INSTALLATION - () 36. Insert and solder the seventeen .luF disk capacitors at locations C2 through C5 and C8 through C20 as shown on the Assembly Diagram. - () 37. Insert and solder the 33uF tantalum capacitor at location Cl as shown on the Assembly Diagram. NOTE: Observe polarity (+ to +) as shown on the board. - () 38. Insert and solder the two .02UF capacitors at locations C6 and C7 as shown on the Assembly Diagram. - () 39. Insert and solder the 1N914 diode at location CR3 as shown on the Assembly Diagram. - ( ) 40. Insert and solder the 1N4742 zener diode at location CRl as shown on the Assembly Diagram. - ( ) 41 Insert and solder the 1N751 zener diode at location CR2 as shown on the Assembly Diagram. - ( ) 42. Insert and solder the 2N3906 transistor at location Ql as shown on the Assembly Diagram. () 43. Insert and solder the four 16 pin sockets at locations Ul, U2, U19 and U44 as shown on the Assembly Diagram. #### REGULATOR AND HEAT SINK INSTALLATION - () 44. Before installing the heat sink and regulator, bend the 7805 regulator leads at 90 degree angles to facilitate mounting on the heat sink. - () 45. Insert a #6 screw through the 7805 regulator and heat sink on the component side of the board and attach through the lockwasher and nut on the circuit side of the board. Tighten the screw carefully to insure proper alignment of the heat sink to prevent shorting to adjacent traces. Solder in the 7805 regulator leads. - ( ) 46. Insert and solder the 78L12 regulator at location U49 as shown on the Assembly Diagram, above and to the left of the heat sink. - () 47. Insert and solder the lead sockets in the jumper pads in the various jumper areas. In most of these areas, the jumper pads are in lines, spaced on 0.1 inch centers, the same spacing as the lead sockets on their carriers. This allows you to insert the sockets in groups and hold them with the carrier while you solder them. - () 48. Finally, the UART chip, TR1602 or alternate, should be inserted in its socket at U7 with Pin 1 down toward the 100 pin edge connector at the bottom of the board. Addressing and baud rate jumpers should be installed and other option jumpers installed as required (see the User Guide). The board is ready for use. MIO USER GUIDE - I General Introduction - II Address Selection Table 1 Group Address Selection Table 2 Internal Address Selection - Table 3 CRI and PIO Control Table 4 PIO and SIO Status Selection - III.l Input Jumper Area Table 5 IJA Signal Definition - III.2 Output Jumper Area Table 6 OJA Signal Definition - IV SIO Port Procedures - IV.1 Hardware Jumpers Table 7 UART Configuration Table 8 Baud Rate Jumper Area - IV.3 SIO Test Programs - V PIO Port Procedures - V.1 Hardware Jumpers Input Jumper Area Input Strobe Jumper Area - V.2 External Interface Connections Table 10 - PIO Connector Signal Definition - V.3 PIO Test Programs - VI CRI Port Procedures - VI.1 Hardware Jumpers Input Jumper Area CRI Bit Rate Jumper Area Table 11 Standard Bit Rates Phase Jumpers #### VI (continued) - VI.2 External Interface Connections - VI.3 Initial Adjustments - VI.4 CRI Recording and Reading Procedures - VI.5 · CRI Test Programs #### VII Peripheral Interfacing - RS-232-C EIA Interfacing Table 12 - RS-232-C Signals - Serial Current Loop Interface Table 13 - ASR33 and KSR33 Connections - VII.3 Parallel Interface - .4 Jumper Example Illustrations Figure 2 Jumper Area Map - Figure 3 Teletype (TM) Jumpers - Figure 4 ADM-3 Jumpers - Figure 5 Tarbell Cassette Jumpers - Figure 6 Byte/Lancaster Cassette Jumpers - Figure 7 AP-44 Printer Jumpers - Figure 8 Key-1 Keyboard Jumpers # APPENDICES - Test and Debugging Information - Appendix A Test Cassette Description - Appendix B Test and I/O Handling Software - Appendix C CRI Initialization Software - Appendix D Debugging Information - Table 14 Test Program Addressing and Control - Figure 9 Jumper Settings for Test Programs - Figure 10 Cable M Assembly Drawing - Appendix E Component Illustrations #### I ....GENERAL The MIO board gives the User the following capabilities: - · one serial I/O port - two parallel I/O ports - one cassette I/O port - · one control port ### NOTES ON THE USER GUIDE The information which is needed to set-up and use the MIO board is divided into two classes: 1) information which is common to all types of I/O ports used on the MIO board; and 2) information which is required to set up a particular type of port. The USER GUIDE is structured to parallel this division. Two sections of the USER GUIDE (II. Address Selection and III. Control Port Operation) contain information pertaining to the operation of all I/O ports (CPI, SIO, PIO-1, and PIO-2) used on the MIO board. The User is advised to read these sections before going on to the individual procedures for the SIO, PIO, or CRI ports. The sections devoted to the individual ports (SIO Procedures, PIO Procedures, and CRI Procedures) include all information for setting up, using, and testing that particular type of port. This includes information on interface connections, jumper options, software access, and test program procedures and listings. All test programs (Appendix B & C) assume the jumper settings shown in figure 9. If a jumper or jumper area is not mentioned, no particular configuration is required. # ORDER OF INSTALLATION To avoid having to continually enter the test programs from the front panel, it is adviseable to complete the CRI interface before going on to the SIO or PIO ports. The test cassette can then be used to load Test Programs for checking the other ports (see Appendix A for a description of the test cassette). # II.....ADDRESS SELECTION Address selection for the MIO board consists of: 1) SELECTING A GROUP of 4 I/O port addresses; and 2) CONFIGURING the 4 I/O ports within the selected group of 4 I/O port addresses. Address selection is achieved through the use of THE EXTERNAL ADDRESS JUMPER AREA and THE INTERNAL ADDRESS JUMPER AREA. #### EXTERNAL ADDRESS JUMPER AREA The External Address Jumper Area selects one group of four I/O port addresses out of the 64 possible groups of addresses that the MIO board may occupy. This is accomplished by selecting Address bits 2-7 at jumper position U19. Table 1 shows the relationship between a jumper position and an address bit. NOTE that jumper numbers 7 and 8 are USED FOR THE CRI CHANNEL. For any given address bit, a ONE is selected if a jumper is installed in the corresponding jumper position. A ZERO is selected if no jumper is installed. Table 1. Group Address Selection | Jumper | IC Pins | Address Bits | |--------|---------|--------------| | 1 | 8, 9 | 7 | | ž · | 7, 10 | 6 | | 3 | 6, 11 | 5 | | 4 | 5, 12 | 4 | | 5 | 4, 13 | 3 | | 6 | 3, 14 | 2 | | 7 | 2, 15 | CRI | | _ 8 | 1, 16 | CRI | # INTERNAL ADDRESS JUMPER AREA Table 2 shows the possible combinations. All legal jumper combinations are shown. The comment column indicates the hardware (and software) compatability of the port combinations assuming the appropriate status inputs for the given application have been selected in the Input Jumper Area (see Section III.1). TABLE 2 - Internal Address Selection Jumpers Inserted | (Pin Number) | Port<br>Numbers | Port<br>Referenced | Comments | |------------------------|--------------------|---------------------------|----------------------------------------------------------------------| | 1 (8, 9)<br>6 (3, 14) | 0<br>1<br>2<br>3 | CRI<br>PIO<br>SIO<br>CONT | IMSAI SIO | | 1 (8, 9)<br>8 (1, 16) | 0<br>1<br>2<br>3 | PIO<br>CRI<br>CONT<br>SIO | Processor Tech<br>3P+S | | 3 (6, 11)<br>6 (3, 14) | 0<br>1<br>2<br>3 | SIO<br>CONT<br>CRI<br>PIO | | | 3 (6, 11)<br>8 (1, 16) | 0<br>1<br>2<br>3 | CONT<br>SIO<br>PIO<br>CRI | Altair SIO | | 2 (7, 10)<br>5 (4, 13) | 0<br>1<br>2<br>3 | CRI<br>SIO<br>PIO<br>CONT | Use Parallel port<br>to be compatible<br>with IMSAI SIO<br>Software | | 4 (5, 12)<br>5 (4, 13) | 0<br>1<br>2<br>3 - | PIO<br>CONT<br>CRI<br>SIO | | | 2 (7, 10)<br>7 (2, 15) | 0<br>1<br>2<br>3 | SIO<br>CRI<br>CONT<br>PIO | | | 4 (5, 12)<br>7 (2, 15) | 0<br>1<br>2<br>3 | CONT<br>PIO<br>SIO<br>CRI | Use Parallel port<br>to be compatible<br>with Altair SIO<br>Software | # III....THE CONTROL PORT The CONTROL PORT is a complete 8 bit Input/ Output Port used for internal and external control functions. The operation of the Control Port is easily understood if we separate its functions into two categories: 1) Input Functions; and 2) Output Functions. # CONTROL PORT INPUT FUNCTIONS As an input port, the eight bits of the Control Port serve to monitor 1) the status of the CRI, SIO, and PIO ports; and 2) external I/O control lines. All input functions of the Control Port are determined by the configuration of the INPUT JUMPER AREA (IJA). # CONTROL PORT OUTPUT FUNCTIONS As an output port, the eight bits of the Control Port are used for external and internal control functions according to the following division. #### 1. BITS 0-3 Bits 0-3 are latched and used to control external devices when needed. The function of these bits are determined by the configuration of the OUTPUT JUMPER AREA (OJA). # 2. BITS 4-7 Bits 4-7 are latched and serve three functions: 1) to control CRI functions; - 2) to select PIO ports 1 or 2; and - 3) to decode the status signals PIOS and SIOS. TABLE 3 shows the decoding of bits 4-7. If either of the two status signals PIOS or SIOS are used as an input to the Control Port, bits 6 and 7 of the Control Port output word are used to determine which of the error lines are active. The decoding for this function is shown in Table 4. Table 3 - Control of CRI and PIO | <br>CONT BIT | VALUE | USE | |--------------|-------|-------------------------------| | 4 | 1 | Enable CRI Write Circuitry | | <br> | 0 . | Disable CRI Write Circuitry | | 5 | 1 | Enable CRI Read Circuitry | | <br> | 0 | Disable CRI Read Circuitry | | 6 | 1 | Enable CRI Ready on each bit | | <br> | 0 | Enable CRI Ready on each byte | | 7 | 1 | Select PIO Port 2 | | | 0 | Select PIO Port 1 | Table 4 - Control Selection of PIO and SIO Status Value of Control Signal Available from Input Selector | Bit | 7 | Bit | 6 | PIOS | SIOS | |-----|----|-----|---|--------------------|------------------------| | | | | | Port 1 Output Data | | | | 0 | | 0 | Ready | Error = PE or FE or OE | | | | | | Port l Input Data | | | | 0 | | 1 | accepted | Overrun Error (OE) | | | | | | Port 2 Output Data | | | | _1 | | 0 | Ready | Parity Error (PE) | | | | | | | | | | 1 | | 1 | accepted | Framing Error (FE) | | | 1 | • | 0 | • | | # III.1 ....INPUT JUMPER AREA The INPUT JUMPER AREA is organized as shown in figure 2. Row A contains the 8 input bits of the Control Port. Rows B, C, and D contain three types of signals: 1) the status input sources; 2) the serial data input to the UART; and 3) the output of EIA, TTL, and Current Loop receivers used for receiving serial data and I/O control lines. Row E contains 8 Ground connection points and Row F contains the 8 vectored interrupt lines. All signals are defined in TABLE 5 by location and signal name. # FUNCTIONS The INPUT JUMPER AREA serves four functions. - 1) It allows the User to jumper any of the status input sources located in Rows B, C, and D to any of the 8 input bits of the Control Port (Row A). - 2) It allows the User to jumper EIA and TTL receivers connected to I/O control lines (Rows C and D) to any of the 8 input bits of the Control Port (Row A). - 3) It allows the User to jumper the Serial Data Line to Current Loop Receivers, EIA Receivers, or TTL Receivers for the SIO Channel of the MIO Board. - 4) It allows the User to jumper any of the Vectored Interrupt Lines contained in Row F to any of the status input sources contained in Rows B. C and D. ' Table 5: Input Jumper Area Signal Definition | Location | Signal Name | Description | |------------|------------------------------------------|-------------------------------------| | A0 thru A7 | SIO thru SI7 | Data Input for Bits 0-7 | | В0 | OE | SIO UART Overrun Error | | Bl | SIOS | Determined by CNTL, see Table 4 | | B2 | /RRDY | Logical Inversion of RRDY | | В3 | /TRDY | Logical Inversion of TRDY | | B4 | TRDY | SIO UART Ready for Transmit Data | | <b>B5</b> | FE | SIO UART Framing Error | | В6 | RRDY | SIO UART has Received Data Ready | | В7 | PE | SIO UART Parity Error | | C0 | RDATA | SIO UART Receive Data Input Line | | Cl | CLl | Current Loop Input Data (+ on | | | | J4-8, - on J4-22) | | C2 | PRDY | OlDA or IlDR or O2DA or O2DR | | С3 | PIOS | Determined by CNTL, see Table 4 | | C4 | I2DA | PIO Port 2 is Ready for More Out- | | | en e | put Data | | C5 | O2DR | PIO Port 2 has Input Data Ready | | C6 | IlDA | PIO Port 1 is Ready for More Out- | | - | | put Data | | C7 | O1DR | PIO Port 1 has Input Data Ready | | D0 | REIA4 | EIA Receiver Number 4 | | Dl | REIA3 | EIA Receiver Number 3 | | D2 | REIA2 | EIA Receiver Number 2 | | D3 | REIA 1 | EIA Receiver Number 1 | | D4 | CRIS | Bit Ready or Byte Ready from CRI | | D5 | ITTL3 | TTL Direct Input 3 (J9-12) | | D6 | ITTL2 | TTL Direct Input 2 (J4-6) | | D <b>7</b> | ITTL1 | TTL Direct Input 1 (J4-16) | | E0 thru E7 | Ground | For Disabling Interrupts or Zeroing | | | | Data Bits | F0 thru F7 V10 thru V17 Interrupt Request Selects #### SOURCE DEFINITIONS The possible sources in ROWS B, C, and D are defined as follows. ### B0-B6 B0-B6 are status signals used for the SIO channel. Note that B1, (SIOS) is a logical OR'ing of PE, FE, and OE. If this signal is used, the Control Port output word allows the User to decode this signal to determine which error (PE,FE,or OE) occurred. This is covered in CONTROL PORT OUTPUT FUNCTIONS. ### C0-C6 CO is the Serial Data which is to be input to the SIO Channel. C1 (CL1) is the Current Loop Receiver for the SIO Channel. C2-C7 are status signals used for the two PIO channels. Note that C2 and C3 are the logical OR'ing of the signals IlDA, OlDR, I2DA, and O2DR. If C3 (PIOS) is used, the Control Port output word allows the User to decode this signal to determine which of the four error lines is active. This is covered in the section, CONTROL PORT OUTPUT FUNCTIONS. # D0-D7 D0-D3 provide for 4 EIA Receivers to be used with the SIO Channel. D4 is a status line used for the Cassette Channel to indicate when a bit or byte is ready. D5-D7 provide for three TTL level inputs for the SIO Channel. # E0-E7 E0-E7 provide for 8 Ground points. #### F0-F7 F0-F7 provide for the 8 Vectored Interrupt Lines. ### NOTE The configuration needed for each type of port will be covered in the SIO, CRI, and PIO Procedures. ## III.2.....OUTPUT JUMPER AREA The OUTPUT JUMPER AREA is located at position U2 on the MIO Board, and is organized into three groups. - 1) Pins 13-16 are the output bits 0-3 of the Control Port. - 2) Pin 12 is the Serial Transmit Data from the SIO Channel. - 3) Pins 1-8,10,11 are Drivers for EIA, TTL, CURRENT LOOP, and HIGH VOLTAGE (40v. 40Ma) levels. - 4)9 is Ground The signals present at the Output Jumper Area are defined in Table 6. #### **FUNCTIONS** The OUTPUT JUMPER AREA serves two functions. - 1. It allows the User to jumper the Serial Transmit Data from the SIO Channel to any one of the three types of output drivers (EIA, TTL, and Current Loop). - 2. It allows the User to jumper Control output bits 0-3 to any of the output drivers to be used as I/O Control Lines. The configuration needed for each type of port will be covered in the SIO, PIO, and CRI Procedures. # NOTE If the Current Loop Driver is not used, it should be jumpered to the Ground signal at pin 9 of the OUTPUT JUMPER AREA. Table 6 Output Jumper Area Signal Definitions | PIN# | SIGNAL NAME | DESCRIPTION | |----------|-------------|--------------------------------------------------| | 16 | CR0 | Control Register Bit 0 | | 15 | CRL | Control Register Bit 1 | | 14 | CR2 | Control Register Bit 2 | | 13 | CR3 | Control Register Bit 3 | | 12 | TDATA | SIO UART Serial Transmit Data | | 11 | OTTLl | TTL Direct Output 1 (J4-10) | | 10 | OTTL2 | TTL Direct Output 1 (J4-2) | | 9 | GND | Ground | | 8 | DEIAL | EIA Transmitter Number 1 | | 7 | DEIA2 | EIA Transmitter Number 2 | | 6 | DEIA3 | EIA Transmitter Number 3 | | 5 | DEIA4 | EIA Transmitter Number 4 | | 4 | oc1 | High Voltage (40V) Power (40MA) Driver.] (J4-23) | | <b>3</b> | OC2 | High Voltage (40V) Power (40MA) Driver 2 (J4-4) | | 2 | OC3 | High Voltage (40V) Power (40MA) Driver: (J4-19) | | 1 | CLO | Current Loop Output (+on J4-20, -on J4-2 | # IV....SIO PORT PROCEDURES The SIO Port is a full 8 bit serial input/ output port. It is used in conjunction with the Control Port, which in this case allows the User to 1) read selected status lines from the UART: and 2) read and write on external I/O control lines. Setting up the SIO Port involves three steps: - 1. configuring the hardware jumpers; - making the external interface connections; and - running test programs to check out the operation of the port. # IV.1...HARDWARE JUMPERS #### INPUT JUMPER AREA In the INPUT JUMPER AREA: - The serial data from the appropriate receiver (TTL, EIA, or Current Loop) must be jumpered to the RDATA terminal (CO) to be input to the UART. - 2. The desired UART status signals and external control signals must be jumpered to the Control Port inputs. The UART status signals are available at Row B (B0-B7) and need to be jumpered to the desired input bit of the Control Port, available at Row A (A0-A7). Any external control signals will be taken from the appropriate type of receiver (TTL or EIA) and jumpered to the desired bit of the Control Port (Row A). #### OUTPUT JUMPER AREA #### In the OUTPUT JUMPER AREA: - 1. The serial data from the UART (U2-12) must be jumpered to the appropriate transmitter (EIA, TTL, or Current Loop). - 2. The output bits 0-3 of the Control Port must be jumpered to the appropriate type of transmitter EIA, TTL, or OC) to be used as external control signals. # SIO STATUS SIGNALS PE - If a Parity Error occurs, PE goes high; FE - If a Framing Error occurs, FE goes high; OE - If an Overrun Error occurs, OE goes high; SIOS - If any of the signals, PE, FE, or OE, are active, SIOS will go high. The type of error which occurred may be determined by using the Control Output Port bits 6 and 7 as shown in Table 4. TRDY, TRDY - UART Transmitter Ready; and RRDY, RRDY - UART Receiver Ready. . These signals are most typically used by jumpering them in the Output Jumper Area to bits of the Control Port (column A of the OJA). #### SIO CONFIGURATION JUMPER AREA The UART can be configured to transmit and receive a variety of character lengths and parity configurations. The SIO Configuration Jumper Area is used to hardwire the configuration desired. It provides +V (for a logic 1) on Row B and Ground (for a logic 0) on Row A for connection to the configuration inputs in Row C. Table 7 defines these inputs. Note that all inputs connected to +V provide the standard TTY configuration. Table 7. UART Configuration Definition | SIGNAL | VALUE | UART OPERATION | | | | | | | | | |--------|-------|---------------------------------------------------------------|--|--|--|--|--|--|--|--| | | 1 | Do not transmit or check parity | | | | | | | | | | PI | . 0 | Transmit and check parity | | | | | | | | | | | 1 | Transmit 1.5 stop bits for 5 bit characters, 2 for all others | | | | | | | | | | SBS | 0 | Transmit 1 stop bit per character | | | | | | | | | | WLS1 & | 00 | 5 Bits/Character | | | | | | | | | | WLS2 | 01 | 6 Bits/Character | | | | | | | | | | | 10 | 7 Bits/Character | | | | | | | | | | | 11 | 8 Bits/Character | | | | | | | | | | | 1 | Generate and check Even Parity | | | | | | | | | | EPE | 0 | Generate and check Odd Parity | | | | | | | | | #### SIO BAUD RATE SELECTION The Baud rate for the UART is formed by dividing down Phase II. This permits the User to select virtually any rate between 45.5 and 9600 baud. The division is accomplished by presetting a 12 bit counter and incrementing it to a value of 4084, at which time it is reloaded. The formula for determining the preset value is: (in base 10) P.V. = 4085 - (125,000/BAUD RATE) In the SIO BAUD RATE JUMPER AREA, Row A provides Ground (used when the preset is a 0), Row B provides +V (used when the preset is a 1), and Row C is the counter input. Table 8 gives the preset value for standard BAUD rates. Table 8 - Baud Rate Jumper Selections | BAUD | PRESENT | HEX | BIN | ARY | VAL | UE | BY- | BIT | - | | ( | MSB | =11 | ) | |-------|---------|------|------|-----|-----|----|------|-----|-----------|----|---|-----|-----|----| | RATE | VALUE | REP. | - 11 | 10 | 9 | 8 | _7_ | 6 | 5 | 4 | 3 | 2 | 1 | 0_ | | 9600 | 4072 | FE8 | 1 | 1_ | 1 | 1 | 1_ | 1_ | 1 | 0 | 1 | 0 | 0 | 0. | | 4800 | 4059 | FDB | 1 | 1_ | 1 | 1 | _1 | 1_ | 0 | 1. | 1 | 0 | 1 | 1_ | | 2400 | 4033 | FC1 | 1 | 1 | 1 | 1 | 1_1_ | 1 | 0 | 0 | 0 | 0 | 0 | 1_ | | 1200 | 3981 | F8D | 1 | 1 | _1_ | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1_ | | 600 | 3877 | F25 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1_ | | 300 | 3668 | E54 | l_ | 1_ | 1_ | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | 150 | 3252 | CB4 | 1 | 1 | 0 | 0 | 1 | 0 | <u>·1</u> | 1 | 0 | 1 | 0 | 0 | | 134.5 | 3156 | C54 | 1 | 1 | 0 | 0 | 0 | 1 | 0_ | 1 | 0 | 1 | 0 | 0 | | 110 | 2949 | B85 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1. | | 75 | 2418 | 972 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0_ | | 45.5 | 1338 | 53A | 0 | _1_ | 0 | 1 | _0 | 0 | 1 | 1 | 1 | 0 | 1 | 0_ | # IV.2 .... EXTERNAL INTERFACE CONNECTIONS # EIA CONNECTIONS Table 9 gives the signal names for the SIO connections to the 26 pin edge connector and the corresponding EIA 25 pin connector number. Signals marked with an asterisk are standard RS232 definitions. The RS232 definition is given with respect to the terminal. ## DIRECTION JUMPER AREA The DIRECTION JUMPER AREA allows the SIO port to act as the computer or terminal end of an EIA RS232 line. Figure 1 shows the configuration for the two modes of operation. Figure 1: Direction Configuration for EIA EIA DEFINITIONS | | <del></del> | | |------------------------|-------------|-------| | BA-Transmit Data | 98 | DEIAl | | BB-Receive Data | 107 | REIAl | | CA Request to Send | 116 | DEIA2 | | CB Clear to Send | 125 | REIA2 | | CD Data Terminal Ready | 13=4 | DEIA3 | | CC Data Set Ready | 143 | REIA3 | | Not Used | 152 | DEIA4 | | OF Carrier Detect | 161 | REIA4 | INTERNAL SIGNAL Connections Made to run complete EIA interface with a terminal Connections made to run complete EIA interface with a modem Table 9 SIO CONNECTOR (J4) SIGNAL DEFINITION | | • | | |--------------------|---------------|-----------------------------------------| | MIO Edge Connector | EIA Connector | Signal Name | | 1 | 1 | Chassis Ground AA* | | 2 | 14 | TTL Out 2 | | 3 | 2 | Transmit Data BA* | | 4 | 15 | Open Collector Out 3 | | 5 | . 3 | Receive Data BB* | | 6 | 16 | TTL in 1 | | 7 | 4 | Request to Send CA* | | 8 | 17 | Current Loop in + | | . 9 | 5 | Clear to Send CB* | | 10 | 18 | TTL Out 1 | | 11 | . 6 | Data Set Ready CC* | | 12 | 19 | TTL in 2 | | 13 | 7 | Signal Ground AB* | | 14 | 20 | Data Terminal Ready CD* | | 15 | 8 | Carrier Detect CF* | | 16 | 21 | TTL in 3 | | 17 | 9 | +5 Volts | | 18 | 22 | | | 19 | 10 | Open Collector Out 2 | | 20 | 23 | Current Loop Out + | | 21 | 11 | EIA Driver or Receiver | | 22 | 24 | Current Loop In - | | 23 | 12 | Open Collector Out 1 | | 24 | 25 | Current Loop Out - | | 25 | 13 | ~~~~~ | | 26 | | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | <sup>\*</sup> EIA Standard Signal Designation # CURRENT LOOP CONNECTIONS The Current Loop Signals are: - 1) IN+ (J4-8) - 2) IN- (J4-22) - 3) OUT+ (J4-20) - 4) OUT- (J4-24). Resistors R9 and R12 are defined to be 1.2K Ohms on the schematic. These resistors provide for 20 mA Current Loops on both Input and Output. If a 60 mA Current Loop is needed, the values of these two resistors should be changed to 100 Ohms. # IV.3....SIO TEST PROGRAMS There are four test programs which can be used with the SIO. To use the test programs the board should have the status bits configured as defined in Section 1. # SIO TEST 1 The board should be jumpered to interface with the peripheral to be used for this test. The starting address is 3100H. The value of the sense switches is continuously output as a character; and an input character (if any) is displayed in the Sense Lights. The Sense Lights will display the last character until a new character is received. If an error occurs, the Sense Lights will be set to all ones. The program will pause for fifteen seconds each time the value of the Sense Switches is changed. # SIO TEST 2 The board should be jumpered to interface with the peripheral to be used for this test. The starting address is 3103H. The SIO RRDY signal is continuously monitored and each time a character is received, it is transmitted to the SIO output. Errors on input cause the character to be ignored. #### SIO TEST 3 The board should be jumpered to connect the SIO serial output to the SIO serial input for this test. The starting address is 3106 H. The Sense Switches are used to define any bits which should not be transmitted as part of this test. Switches should be set to a zero for all bit positions to be transmitted (i.e., for seven bits, the MSB is set; for 6 bit, the two MSBs are set; etc.). If you leave your terminal connected to the board while running this test, do not attempt to type in as this will generate an error. The test continously transmits all possible binary combinations within the pattern and compares the received results. If the test is running without error, the Sense Lights will all be out. If a PE, OE, or FE occurs, the program will display ØFF Hex until one of the Sense Switches is changed. When a change is made, these errors are displayed in positions 4, 3, and 2 respectively. Changing the Sense Switches will cause the program to continue. If a failure occurs in the transmitted value versus received value, the program will display ØFE Hex. Changing of the Sense Switches will cause the value of the transmitted character to be displayed in the Sense Lights. Changing the Sense Switches a second time will cause the value of the received character to be displayed in the front panel lights. Changing of the Sense Switches will also cause the program to continue with the next value. # V ..... PIO PORT PROCEDURES The two parallel I/O ports available on the MIO are both addressed with the same I/O address from the 8080. The ports are multiplexed using bit 7 of the Control Output word as discussed in Section III. The two ports operate identically and have identical external interfaces on J2 and J3. The two PIO Ports are used in conjunction with the Control Port, which in this case allows the User to read selected Status Signals from either or both ports. The PIO Output Ports each contain eight output data lines and three control lines. The PIO Input Ports each contain 8 input data lines and two control lines. Setting up the PIO Port involves: - 1. confuguring the hardware jumpers; - making the external interface connections; and - 3. running test programs to check out the operation of the port. # V.1 .... HARDWARE JUMPERS INPUT JUMPER AREA In the INPUT JUMPER AREA: The PIO status signals (C3 - C7) must be jumpered to the desired input bits of the Control Port (Row A). # PIO STATUS SIGNALS - IDA Input Data Accepted (as defined in PIO External Interface Connections) - ODR Output Data Ready (as defined in PIO external Interface Connections) # PIO STATUS SIGNALS (cont.) PIOS - If any of the signals IDA or ODR goes high, PIOS will go high. The signal which occurred may be determined by using the Control Output Port bits 6 and 7 as shown in Table 4. ### INPUT STROBE JUMPER AREA The INPUT STROBE JUMPER AREA allows the User to select one of five types of input strobe signals. Note that J1 and J3 for PIO port 1 correspond to J2 and J4 for PIO port 2. If no jumper is placed at J3 (J4 for PIO port 2), the data lines will be monitored but not latched. A jumper is placed from A to C on J3 (J4) if an external pulse is used as the input strobe. A jumper is placed from B to C if edge triggering is to be used. If Jl (J2 for PIO 2) is present, a positive strobe is selected. If Jl (J2) is omitted, a negative strobe is selected. ### V.2 .... EXTERNAL INTERFACE CONNECTIONS Table 10 lists the signals to be used in interfacing the two parallel I/O ports with external devices. # PIO CONTROL SIGNALS The PIO Output Ports each have 3 Control Lines. These are defined as follows: ODR - an Output Data Ready Line for each port, to indicate to the processor when the output device and thus the output port is ready to receive data. ODR may be monitored using Interrupts or the Control Input Port. This signal can be used as a positive data strobe for the external output device. # PIO CONTROL SIGNALS (cont.) - CODR a Clear Output Data Ready Line for each port to set the ODR Lines active low. This signal is generated from the external device when it is ready to receive data. - OSTB a negative Strobe Line is provided from each parallel output port. It may be used as an external strobe to an output device. It has the same timing as PWR. Normally when an external I/O device is ready to accept data, it asserts CODR, which in turn sets the ODR Line active low. When the processor finishes outputting data to the output port, ODR is reset high, providing a positive strobe to the external output device. The PIO Input Ports each have two Control Lines. These are defined as follows: - IDA one Input Data Accepted Line for each port, to indicate to the processor when data has been loaded from the external input device. This line is normally set low when the STB is received from the external device. - ISTB one Input Strobe Line is provided for each port to strobe the data into the input latches and to set the IDA lines low. This signal originates at the external input device. Data is strobed on the leading edge of ISTB if there is no jumper at Jl, and on the trailing edge if jumper Jl is present. Normally the external input device sends a STB with the data. This latches the data and sets IDA low. When the processor senses IDA low (via Interrupts or the Control Port), it reads the data from the latch which in turn resets IDA high. Table 10 PIO CONNECTOR (J2 and J3) SIGNAL DEFINITION | MIO EDGE CONNECTOR | EIA CONNECTOR | SIGNAL NAME | |--------------------|---------------|------------------------| | 1 | 1 | Ground | | 2. | 14 | +16 Volts | | 3 | 2 | Output Data Bit Ø | | 4 . | 15 | Input Data Bit Ø | | 5 | 3 | Output Data Bit 1 | | 6 | 16 | Input Data Bit 1 | | 7 | 4 | Output Data Bit 2 | | 8 | 17 | Input Data Bit 2 | | 9 | 5 | Output Data Bit 3 | | 10 | 18 | Input Data Bit 3 | | 11 | 6 | Output Data Bit 4 | | 12 | 19 | Input Data Bit 4 | | 13 | 7 | Output Data Bit 5 | | 14 | 20 | Input Data Bit 5 | | 15 | 8 | Output Data Bit 6 | | 16 | 21 | Input Data Bit 6 | | 17 | 9 | Output Data Bit 7 | | 18 | 22 | Input Data Bit 7 | | 19 | 10 | Output Data Ready | | 20 | 23 | Input Data Accepted | | 21 | 11 | External Output Strobe | | 22 | 24 | Input Strobe | | 23 | 12 | +5 Volts | | 24 | 25 | -16 Volts | | 25 | 13 | Output Strobe | | 26 | | | ## V.3....PIO TEST PROGRAMS There are three tests shown in Appendix B for the PIO. Test 1 (starting at address 3109 H) continuously reads the Sense Switches and outputs this value to both PIO Ports and to the Sense Lights. Test 2 continuously inputs from PIO Port 1 and outputs to PIO Port 1, PIO Port 2 and the Sense Lights. Test 3, starting at 310F Hex, has the same output as Test 2; the difference is that the input is from PIO Port 2. To test the inputs using these tests, a jumper wire or test clip can be used to alternately apply ground and +5 volts to each input pin, while observing the effect on the Sense Lights. Ground applied to a pin will turn off the corresponding light, while +5 volts will turn it on. For protection, insert a 470 Ohm resistor in series with the test lead. To test the outputs, monitor each output pin for the appropriate logic level, as set by the Sense Switches, using a voltmeter, logic probe, or oscilloscope. # VI.....CRI PORT PROCEDURES The CRI Port supports ANSI (Tarbell) and Byte/Lancaster Formats for storage and retrieval of information to and from cassette tape. The CRI Port is used in conjunction with the Control Port, which in this case is used to read the status signal, CRIS, indicating whether a bit or byte is ready. The function of CRIS is determined by output bit 6 of the Control Port (Table 3). ### ANSI (Tarbell) Formats Data is recorded on the tape using Biphase Encoding to directly support the ANSI (Tarbell) data Format. The standard data rate is 1500 bits per second (187 bytes/second). This may be increased depending on the quality of the cassette recorder used. # Byte/Lancaster Formats To support the Byte/Lancaster Format, the software tape handler in Appendix B must be used. The conversion of Biphase Data Formats into Byte/Lancaster Formats is explained in the following discussion. Biphase Encoding results in two flux reversals per bit (one cycle) when recording a constant string of ones or zeros; and one flux reversal per bit (one-half cycle) when recording a string of alternating ones and zeros (see the Theory of Operation for more detail). Hence, recording a byte of all ones in the Biphase mode results in eight cycles being recorded. Recording a byte of alternating ones and zeros (e.g., 1010 1010 AA Hex) results in four cylces being recorded. The Byte/Lancaster standard for recording data is then achieved by changing the recording speed to 2400 bits/second and recording a byte of FF Hex or 55 Hex to represent a one or zero bit respectively. For more detailed infromation, the User is referred to the article by Lancaster in the first issue of Byte Magazine. ### DATA FORMATS Writing a block of data to cassette consists of writing a Start Byte (for synchronizing the hardware data separation logic), a Sync Byte (for software recognition as a start-of-block indicator), the data bytes, and a check byte(s). Reading the data back requires recognizing the Sync Byte, reading and storing the data bytes and then using the check bytes to insure the data was properly transferred. Appendix B contains subroutines for writing the Start and Sync Bytes, writing a Data Byte, recognizing the Sync Byte and reading a Data Byte. Also included are handlers for writing or reading a block of 256 bytes using the standard CRC data check for insuring that the data is proper. The routines listed in Appendices B and C are recorded in Tarbell format on the test cassette which is shipped with the board. The cassette is more fully described in Appendix A. # Setting up the CRI Port involves: - 1. configuring the hardware jumpers; - making the external interface connections; and - running test programs to check out the operation of the port. # VI.1 ... HARDWARE JUMPERS # INPUT JUMPER AREA #### In the INPUT JUMPER AREA: The status signal CRIS (D4) must be jumpered to the desired input bit of the Control Port (Row A). #### CRIS This signal goes high to indicate to the processor when a bit or byte is ready. It may be jumpered to the Interrupt Lines or to the Input bits of the Control Port. Note that bit 6 of the Control Output Port is used to select a bit or byte ready (see Table 3). #### CRI BIT RATE JUMPER AREA The bit rate for recording data is formed by dividing down \$\textit{\gamma}2\$. This permits the User to select any data rate from 488 to 62,500 bits per second. The division is accomplished by presetting an 8 bit counter and counting it up to 255, at which time it is reloaded. The output of this counter is further divided by 16 to form the final recording speed. The formula for determining the preset value is: (in base 10) #### P.V. = 256 - (125,000/BIT RATE) In the CRI Bit Rate Jumper Area, Row A provides Ground (used when the preset is a zero). Row B provides +V (used when the preset value is a one), and Row C is the counter input. Table 11 gives the standard bit rates. The test cassette supplied with your MIO Board has been recorded at 800 bits per second instead of 1500 as implied in the chapter. Add the following line to Table 11: Standard Bit Rate (on page 2-31). | Bit | Preset | Hex | Binary | | value | | Value | | Ву | Bi | t | (MSB=7) | |------|--------|-------|--------|---|-------|---|-------|---|----|----|---|---------| | Rate | Value | Repr. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | 800 | 100 | 64 | 0 | 1 | 1 | 0 | 0, | 1 | 0 | 0 | | | See the attached sheet Figure 5a for setting up the MIO Board to run 800 BPS. S. Park It has come to our attention that to read cassettes on an MIO Board that have been written on a Tarbell Board, the preferred Bit Rate is 1689 BPS. Add the following line to Table 11: Standard Bit Rate (on page 2-31). | Bit | Preset | Hex | Bin | ary | Va | lue | by | $\mathtt{Bi}$ | t | (MSB=7) | |------|--------|-------|-----|-----|----|-----|----|---------------|---|---------| | Rate | Value | Repr. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1689 | 182 | В6 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | . . Table 11: Standard Bit Rate | BIT | PRESET | | BI | _ | | | EB | YВ | IT | (MSB=7) | |------|--------|-------|----|-----|-----|---|----------|----|----|---------| | RATE | VALUE | REPR. | | _6_ | _ 5 | 4 | <u> </u> | | | | | 4800 | 230 | E6 . | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 2400 | 204 | CC | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 1500 | 173 | ÀD | 1_ | 0_ | 1_ | 0 | 1_ | 1 | 0 | 1 | #### RECORDING PHASE JUMPERS Jumpers 7 and 8 of the External Address Jumper Area serve as the Recording Phase Jumpers. They serve to invert the polarity of the data written to the cassette. This option is determined by the phase of the recorder and the procedures for determining this are given in the CRI Initial Adjustments. ## VI.2 ... EXTERNAL INTERFACE CONNECTIONS Sockets are provided on the MIO Board for two each input and output lines for the CRI interface. This allows interface to two cassette recorders simultaneously, though only one may be read at a time An optional cable set (IMSAI Cable M) is available to bring the cassette lines out to the back panel to the 8080 chassis. It terminates in a standard miniature phone jack at the back panel. Two cables, one for input and one for output, are included in each set, and one set is required for each recorder to be interfaced. # VI.3 ... Initial Adjustments The adjustments required for operating consist of finding the proper volume settings for recording and reading back the data, and setting the interface so that it reads and writes in the proper phase (using jumper 7 and 8 respectively in the External Address Jumper Area). First find the input settings as follows: - 1. Insert the test cassette to read on side 1. - 2. Set the tone control on your recorder for best high frequency response. - 3. Turn the volume to a middle position. - 4. Load the Sync Recognition Program from Appendix C using the front panel switches. - 5. Start the program at location 3000 Hex. - 6. Press the "play" button on your recorder. - 7. Adjust the volume until the Sense Lights are all 1's. When the Sync Byte is recognized, the Sense Lights will all be 1, otherwise 0. If the lights are all 1's, go to step 9. - 8. If the Sense Lights do not come on, insert Jumper 7 in the External Address Jumper Area. This will reverse the playback phase the interface uses. Repeat Step 7. - 9. Adjust the volume in both directions until the Sense Lights go out. The middle setting of this range should be used for all future reading data. Now, the appropriate output setting should be found as follows: - 1. Insert a BLANK tape into your recorder. - Load the Sync Generation Program from Appendix B using the front panel switches. - 3. Adjust your volume control to lowest position. - 4. Start the program at location 301F Hex. - 5. Start the recorder in record mode. - \*6. Slowly and uniformly increase the volume until it reaches the maximum. This should be done so when the tape is read you can use the timing relationship to determine the best recording volume. - \* On some recorders with AGC, the volume control has no effect on recording signals. Omit step 6 in these cases. - 7. Rewind the tape and read the tape using the program from above and playback volume determined there. Use the Sense Lights to determine the best recording volume. - 8. If the Sense Lights do not come on during step 7, insert Jumper 8 in the External Address Area (to reverse the recording phase) and repeat the above steps. # VI.4 ... CRI Recording and Reading Procedures You are now ready to use your recorder to read in the programs from Appendix B. The object programs start about 3 minutes and 30 seconds from the start of the tape. The first 3 minutes is a sync stream consisting of recorded E6's; the next 30 seconds is $\emptyset\emptyset$ 's and after this are the MIO test programs. The steps to be used whenever recording or reading data are given below. # For recording a data block: - 1. Turn the volume control all the way down. - Position the tape to the desired recording location. - Get to the point in the program where you can start recording with the push of a button. - Start the cassette recorder and slowly increase the volume to the proper setting. - 5. Wait 5 seconds for writing leader, then start the program. - 6. Stop the cassette when the program indicates the write operation is complete. # For Reading a data block: - 1. Set the volume control to the playback position determined during the initial adjustment procedure. - 2. Position the tape to the desired playback position (2 or 3 seconds into the leader). - 3. Get to the point in the program where you can start reading with the push of a button. - 4. Start the cassette in the playback mode and then start the program. - 5. Stop the cassette when the program indicates the read operation is complete. To read the object program from Appendix B, load the Bootstrap Program contained in Appendix A. Use the read procedure as defined above with the following additions. - 1. Start tape position is 3 minutes and 30 seconds into side 1 of the tape. - 2. Starting address for Bootstrap Program is 3800 Hex. - Programs will be completely loaded in 20 seconds. - 4. The Programmed Output light will go out when finished #### VI.5 ... CRI TEST PROGRAMS To test the operation of your cassette with the CRI, two steps are required. First, use the block recording procedure to write a block of data onto a blank tape. The program to do this is contained in Appendix B and starts at location 3112 Hex. The Sense Lights are initially set to COH, program completion is indicated by the lights going to 0. Then read the block using the read procedure and the program contained in Appendix A with a Starting Address of 3115 Hex. Successful completion of the read is indicated by the sense lights going Sense light read-out of FFH indicates a CRC to zero. Changing of the sense switches will cause the data compare to be done. Sense light read-out FEH indicates a data compare error. In this case, changing the switches once causes the display of the byte error (this is also the data). The second change causes the bad data to be displayed and the third time causes the compare to continue. # VII.... PERIPHERAL INTERFACING This section will define the jumper configurations required to interface the MIO board with different types of peripherals. An example will be given for standard serial EIA interfaces, serial current loop interfaces (for teletypes) and a parallel interface. Prior to reading this section, the reader should review Section 1.2 as a refresher of the standard jumpers assumed. A set of illustrations showing jumper configurations for a number of common peripherals appears at the end of this section. Two worksheets for laying out your own jumpers are included. #### VII.1.. RS-232-C EIA Interfaces In addition to the jumpers specified in Section 1.2, the following two jumpers must be added. This provides all of the signals required for the interface to be standard interface. The cable shield or ground should be attached to the pad as indicated on the Assembly Diagram. It should be noted that the SIO Baud Rate and UART Configuration Jumpers must be installed to match the peripheral equipment. Insertion of one of the two possible Direction Configuration Jumpers will then complete the required jumpers. Table 12 shows the signals driven and received in the two configurations. Table 12 RS-232-C EIA Signals | I/O BITS | TO RUN TERMINAL | TO RUN MODEM | | | | | |---------------------|---------------------|--------------------|--|--|--|--| | SIO PORT (all) | DATA IN & OUT | DATA IN & OUT | | | | | | Control IN - BIT 7 | REQUEST TO SEND | CLEAR TO SEND | | | | | | Control IN - BIT 6 | DATA TERMINAL READY | DATA SET READY | | | | | | Control IN - BIT 5 | NOT USED | CARRIER DETECT | | | | | | Control IN - BIT 1 | RECEIVED DATA READY | RECEIVE DATA READY | | | | | | Control IN - BIT 0 | TRANSMIT READY | TRANSMIT READY | | | | | | Control OUT - BIT 2 | CARRIER DETECT | NOT USED | | | | | | Control OUT - BIT 1 | CLEAR TO SEND | REQUEST TO SEND | | | | | ## VII.2 .. Serial Current Loop Interface The simplest current loop interface to a Teletype uses only the serial input and output data lines. Hence, only bits 1 and 0 of the Control Input are used to indicate transmitter and receiver status. Internal to the MIO, the following jumpers must be added. IJA - CLI to RDATA OJA - TDATA to CLO SIO BAUD - Jumper for 110 Baud SIO CONFIG - All Jumpers to +V (i.e., Row B to C) There is a terminal strip located at the right rear of the teletype (ASR33 or KSR33). The terminal strip is behind a panel of square white plastic connectors and also connects to the TTY power cord. The terminals are numbered from 1 to 9. The connectios required between the MIO and these terminals are shown in Table 13. In addition to making these connections, it may be necessary to perform the following operations on your teletype. - Full Duplex Operation Move YEL/BRN wire from Terminal 3 to Terminal 5 and move WHT/BLU wire from Terminal 4 to Terminal 5. - 2. Change receiver current level from 60 ma to 20 ma; move VIO wire from Terminal 8 to Terminal 9. - 3. Change current source resistor to 1450 Ohms. Locate the current source resistor in front of the power supply and move the BLU wire to the tap labelled 1450. Table 13 Connections for ASR33 and KSR33 | Signal<br>Name | 26 Pin Edge<br>Connector | 25 Pin EIA<br>Connector | Terminal<br>Strip | | |----------------|--------------------------|-------------------------|-------------------|--| | Current Loop O | ut + 20 | 23 | . 7 | | | Current Loop O | ut - 24 | 25 . | 6 | | | Current Loop I | n + 8 | 17 | 3 | | | Current Loop I | n – 22 | 24 | 4 | | | | | | | | # VII.3 .. Parallel Interface The IMSAI Key-l Keyboard provides an example of a parallel interface. The keyboard uses one PIO input port with its associated handshake signals. The example shown in the illustration at the end of this section uses the processor interrupt request line to signal that an input character is ready, and the interrupt acknowledge to signal acceptance of the character. ### Interface Examples Figure 2 below shows the location of the jumper areas described in the User Guide. Specific examples of the use of these jumpers for interfacing common peripherals are shown on the following pages, followed by a worksheet that you can use to lay-out your own jumper connections. ·• · VII.4 JUMPER EXAMPLE ILLUSTRATIONS •• ECN 77-0011 © 1976 IMSAI MFG, COHP. SAN 1 EANDRO. CA. TARBELL CASSETTE 1500 BITS PER SECOND > © 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. © 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. • NON-VECTORED INTERRUPT MODE © 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. • ` ٠. • KEY-1 KEYBOARD NON-VECTORED INTERRUPT MODE © 1978 IMSA1 MFG, CORP, SAN LEANDRO, CA. . ٠. • • •• MIO User Guide Appendices . #### APPENDIX A Test Cassette Description The Test Cassette contains the programs MIOA and MIOB (the listings of which appear in Appendix B and C, respectively) recorded in standard Tarbell Format at 1500 bits per second plus a sync stream. These programs contain all the test routines described in the User Guide, as well as software handlers for sync generation, block formation, and CRC generation and checking. The cassette programs are origined to run starting at location 3000 Hex, and they initialize the stack pointer at 3600 Hex. Consequently, $1\frac{1}{2}$ K (1536 bytes) of RAM, starting at 3000, are required to support it. The test cassette was designed as an aid in debugging and testing the operation of the various ports. The operation of the various functions are described individually in the sections of the User Guide devoted to those ports. It is suggested that, in bringing up an MIO board for the first time, that the CRI interface be tested first. With an operating CRI, the other functions may be tested conveniently by loading the test routines into the computer from the test cassette. . . ``` , xxxxxxxx MIO TEST CASSETTE LOADER ***** I/O PARAMETERS ; CRI ;CASSETTE PORT 40H 0040 = EQU ;CONTROL PORT 43H 0043 = CRL EQU :CASSETTE READY BIT 04H 0004 = CRY EQU 3800 3800H ORG LXI SP,4000H 3800 310040 ;SET TO READ BY BIT... IVM A,60H 3803 3E60 CRL 3805 D343 OUT ; READ 8 BITS CASIN SYNC: CALL 3807 CD2A38 ; IS IT SYNC YET? 0E6H 380A FEE6 CPI ;WAIT TILL IT IS SYNC 380C C20738 JNZ ;SET TO READ BY BYTE... A,20H 380F 3E20 MV I 3811 D343 OUT CRL ; INIT COUNT D,3B2H 3813 11B203 LXI H, 3000H ; GET START LOAD ADDRESS 3816 210030 LXI ;READ A BYTE READ: CALL CASIN 3819 CD2A38 ;STASH IT... 381C 77 MOV M,A INX Н 381D 23 ; COUNT DOWN 381E 1B D DC X ; IS COUNT 0?... 381F 7A MOV A,D Е 3820 B3 ORA ;CHECK ALL BYTES JNZ READ 3821 C21938 ;CLEAR LIGHTS... 3824 2F CMA OFFH 3825 D3FF OUT HANG ; HANG HERE HANG: JMP 3827 C32738 ; WAIT TILL DATA AVAILABLE... CRL 382A DB43 CASIN: IN. CRY 382C E604 ANI CASIN 382E CA2A38 JΖ ; READ 8 BITS IN CRI . 3831 DB40 3833 C9 RET 3834 END ``` • APPENDIX B MIOA LISTING . #### APPENDIX B ``` ;MIO BOARD CRI INITIALIZATION PROGRAMS ;ADDRESS DEFINITIONS FOR MIO BOARD CONFIGURED ; AS DEFINED IN MIO USER GUIDE - SECTION 1.2 0042 = SIO EQU 42H 0041 = PIO EQU 41H 0043 = CNT EQU 43H 0040 = CRI EQU 40H ; SENSE LIGHTS AND SWITCHES 00EE = SSPT EQU OFFH 3100 = BASA EQU 3100H BASB 3000 EQU 3000H EQU 3600H 3600 BUFR EQU 3600H 3600 STACK 3100 ORG BASA ; JUMP TABLE FOR ENTRY TO MIO TESTS 3100 C31831 JMP SIO1 3103 C33031 3106 C34531 JMP SIO2 JMP SIO3 3109 C31732 JMP PIOL 310C C33D32 310F C34232 JMP PIO2 JMP PIO3 3112 C34732 JMP CRIWT 3115 C36732 JMP CRIRT OUTPUT THE VALUE CONTAINED IN THE SENSE SWITCHES TO THE SIO PORT. IF AN INPUT CHARACTER IS READY AND NO INPUT ;SIO TEST 1 ERRORS OCCUR DISPLAY THE CHARACTER IN IN THE SENSE LIGHTS. IF AN INPUT ERROR OCCURS, DISPLAY ALL ONES. PAUSE 15 SECONDS EACH TIME THE SWITCHES ARE CHANGED. 3118 310036 SIO1: LXI SP,STACK 311B AF XRA A ;SET UP CONTROL REG 311C D343 OUT CNT 311E CDE231 sicil: CALL SSIN GET SENSE SWITCHES 3121 CD9E31 CALL SOUT ;OUTPUT CHAR 3124 CDAA31 CALL SINP ;TEST INPUT 3127 CA1831 JZ SIO1 ; IF NO IMPUT READY 312A 2F CMA 312B D3FF OUT SSPT ;OUTPUT CHAR OR ERROR FLAG 312D C31E31 JMP SIO11 ;SIO TEST 2 READ INPUT CHARACTERS FROM SIO DEVICE IF CHARACTER IS READ WITHOUT ERROR, OUTPUT CHARACTER TO SIO DEVICE. IF AN ; ERROR OCCURS, IGNORE CHARACTER 3130 310036 ARA A ;SET CONTROL REG SIO2: 3133 AF 3134 D343 3136 CDAA31 SIO21: CALL SINP GET CHAR 3139 CA3631 JZ SIC21 ; NONE READY JM SIO21 313C FA3631 ;ERROR ON INPUT 313F CD9E31 CALL SOUT ;OUTPUT VALID CHAR 3142 C33631 JMP SIO21 ;SIO TEST 3 CONTINUOUSLY TRANSMIT ALL POSSIBLE BIT PATTERS MASKED WITH THE COMPLEMENT OF THE SENSE SWITCHES. CHECK FOR RECEIVE ERRORS AND DISPLAY OPPH IF ANY OCCUR FOLLOWED BY STATUS WITH PE,OE,FE,RRDY AND TRDY IN BITS ``` ``` 4 TO 0 RESPECTIVELY. COMPARE RECEIVED CHAR WITH TRANSMITTED CHAR. DISPLAY OFEH IF DIFFERENT FOLLOWED BY TRANSMITTED CHAR AND ; RECEIVED CHAR. IN NORMAL OPERATION DISPLAY TRANSMITTED CHAR. 3145 310036 SI03: LXI SP, STACK 3148 AF :SET CONTROL XRA A 3149 D343 OUT CNT ;ORIGINAL CHAR VALUE 314B 0E00 MVI C,0 ;GET ORIGINAL SENSE SWITCH SIC31: 314D DBFF. IN SSPT 314F 32FA31 STA SSAV 3152 2F CMA : FORM CHAR 3153 Al ANA C ;SET NEXT VALUE ;SAVE IT FOR COMPARE 3154 OC INR C 3155 57 MOV D,A 3156 2F CMA FOR PROPER LIGHTS 3157 D3FF OUT SSPT ;DISPLAY IT 3159 2F FOR PROPER VALUE CMA 315A CD9E31 CALL SOUT OUTPUT IT 315D CDAA31 SI032: CALL SINP :TEST INPUT JZ SI032 3160 CA5D31 ; IF NONE READY 3163 FA8131 JM SIO33 ON ERROR MOV E,A 3166 5F MASK INPUT 3167 3AFA31 LDA SSAV 316A 2F CMA 316B A3 ANA E 316C BA ; COMPARE WITH OUTPUT CMP D 3160 CA4D31 JZ 51031 ; RELOOP IF OK MOV E,A 13170 5F 3171 3EFE MVI A, OFEH ERROR FLAG 3173 CD8E31 ; DISPLAY TILL SENSE SWITCHES CHANGE CALL DISP 3176 7A MOV A,D :TRANS CHAR 3177 CD8E31 CALL DISP 317A 7B MOV A,E ; RECEIVED CHAR 317B CD8E31 CALL DISP 317E C34D31 JMP SIO31 3181 57 3182 3EFE SI033: MOV D,A ;SAVE ERRORS MVI A, OFEH ; ERROR FLAG 3184 CD8E31 3187 7A CALL DISP MOV A,D STATUS RESULTS 3188 CD8E31 CALL DISP 318B C34D31 JMP SIO31 GENERAL UTILITY ROUTINES FOR SIO TEST. ; THIS ROUTINE DISPLAYS THE VALUE IN A UNTIL ; SENSE SWITCHES ARE CHANGED. 318E 2F DISP: CMA FOR PROPER LIGHTS 318F D3FF OUT SSPT 3191 DBFF ; INITIAL SENSE SWITCHES IN SSPT MOV B,A 3193 47 3194 CDFB31 CALL DLA5 ; WAIT A WHILE 3197 DBFF NEW VALUE? DIS1: IN SSPT 3199 A8 XRA B 319A CA9731 JZ DIS1 ; WAIT FOR DIFFERENCE 319D C9 RET ;OUTPUT CHARACTER IN A WHEN DEVICE READY. 319E 47 319F D843 SOUT: MOV B,A IN CNT ;WAIT TIL READY SOUT1: 31A1 E601 ANI 1 ``` ``` 31A3 CA9F31 31A6 78 31A7 D342 JZ SOUT1 MOV A,B OUT SIO ;CHAR OUT RET 31A9 C9 ; INPUT A CHAR WHEN READY. IF AN ERROR OCCURS, PUT PE,CE,FE,RRDY,TRDY IN 4 TO 0. SINP: IN CNT ;SEE IF READY ON ERROR 31AA DB43 31AC E60A ANI UAH 31AE C8 ŔŻ 31AF EEGA XRI OAH ;YES, TEST ERROR 31B1 CABA31 JZ SIN1 3184 EE02 XRI 2 ;SEE IF OLD ERROR FLAG RZ ; IF SO, RETURN 31B6 C8 31B7 DB42 IN SIO ;NO ERROR, GET CHAR 31B9 C9 RET 31BA 3E80 SIN1: MVI A,80H GET ERROR BITS OUT CNT ; PARITY ERROR 31BC D343 31BE DB43 IN CNT 31C0 E608 ANI 8 31C2 07 RLC 31C3 47 31C4 3EC0 MOV B,A MVI A,0COH ;FRAMING ERROR 31C6 D343 OUT CNT 31C8 DB43 IN CNT 31CA E608 ANI 8 31CC OF RRC 31CD 80 ADD B 31CE 47 MOV B,A 31CF 3E40 MVI A,40H ;OVERUN, RRDY AND TRDY 31D1 D343 OUT CNT 31D3 DB43 IN CNT 31D5 E60B ANI OBH 31D7 80 ADD B 31D8 47 MOV B,A 31D9 DB42 IN SIO ;CLEAR CHARACTER ; RESET CONTROL FOR ERROR FLAG 31DB AF XRA A OUT CNT 31DC D343 ORI 30H 31DE F680 31E0 78 MOV A,B 31E1 C9 RET ; INPUT SENSE SWITCHES-DELAY IF DIFFERENT IN SSPT 31E2 DBFF SSIN: GET THEM 31E4 47 31E5 3AFA31 LDA SSAV ;COMPARE WITH PAST 31E8 A8 XRA B 31E9 78 MOV A,B 31EA C8 RZ 31EB CDFB31 CALL DLAS ; DIFFERENT WAIT FOR A WHILE 31EE CDFB31 CALL DLAS 31F1 CDFB31 CALL DLAS GET NEW VALUE 31F4 DBFF IN SSPT 31F6 32FA31 31F9 C9 STA SSAV RET DB 0 31FA 00 SSAV: ; DELAY 5 SECONDS, - REQUIRES 10 MILLION CYCLES (APPROXIMATELY) MVI A,0 MVI C,201 31FB 3E00 DLA5: 31FD 0EC9 ``` MIQA.PRN 31FF CD0B32 DLA51: CALL DONE ``` MIOA.PRN PAGE 4 ``` ``` 3202 OC INR C 3203 C2FF31 JNZ DLA51 3206 3C INR A 3207 C2FF31 JNZ DLA51 320A C9 RET 320B ES DONE: PUSH H ;TAKE 121 CYCLES 320C E1 POP H 320D E5 PUSH H 320E E1 POP H 320F E5 PUSH H 3210 E1 H GOG 3211 E5 PUSH H 3212 E1 POP H 3213 ES PUSH H 3214 E1 3215 7F POP H A, A VOM 3216 C9 RET ;PIO TEST 1 READ SENSE SWITCHES AND OUTPUT TO BOTH PORTS. ;SET TEST 1 FLAG ;GET VALUE 3217 0E01 PIO1: MVI C,1 3219 DBFF PIOl1: IN SSPT 321B 2F FOR PROPER LIGHTS PIO12: CMA OUT SSPT OUTPUT TO LIGHTS 321C D3FF 321E 2F FOR PROGRAM USE CMA 321F 47 MOV B,A 3220 AF XRA A ;SET FOR PORT 1 OUT CNT 3221 D343 3223 78 MOV A,B 3224 D341 OUT PIO 3226 3E80 MVI A,80H ; NOW FOR PORT 2 3228 D343 OUT CNT 322A 78 MOV A,B 322B D341 OUT PÍO 322D 0C INR C ;SEE WHICH TEST IT IS 322E 0D DCR C 322F FA3532 JM PIO13 3232 C21932 JNZ PIO11 3235 79 PIO13: MOV A,C ;TEST 2 OR 3 3236 D343 OUT CNT ;SET TO READ PROPER INPUT PORT 3238 DB41 IN PIO. 323A C31B32 JMP PIO12 ; PIO TEST 2 READ PIO PORT 1 AND OUTPUT TO PORTS 1 AND 2 AND SENSE LIGHTS 323D 0E00 MVI C,0 ;FLAG FOR PORT 1 IN PIO2: 323F C33532 JMP PIO13 ; PIO TEST 3 READ PIO PORT 2 AND OUTPUT TO PORTS 1 AND 2 AND SENSE LIGHTS. 3242 0E80 MVI C,80H ;FLAG FOR PORT 2 IN 3244 C33532 JMP PIO13 ; CRI WRITE TEST WRITE A BLOCK OF 256 BYTES WITH EACH BYTE CONTAINING: ITS ADDRESS WITHIN THE BLOCK. 3247 310036 LXI SP, STACK CRIWT: 324A 210036 LXI H, BUFR ; FILL BUFFER WITH ADDRESS 324D AF XRA A 324E 77 CRIW1: A, M VOM 324F 23 INX B 3250 3C INR A ``` ``` MIOA.PRN 3251 C24E32 JNZ CRIWI 3254 210036 3257 1E00 LXI H, BUFR ;SET PARAMATERS MVI E,0 ;256 BYTES MVI A,3FH 3259 3E3F ; GIVE LEGHTS AN INITIAL VALUE OUT SSPT 3258 D3FF ; DO THE WRITE CALL WRIT 325D CD9E32. ;ALL DONE LOOP CRIW2: XRA A 3260 AF FOR PROPER LIGHTS CMA 3261 2F OUT SSPT 3262 D3FF JMP CRIW2 3264 C36032 READ A BLOCK OF 256 BYTES. CHECK THAT EACH BYTE CONTAINS ITS ADDRESS WITHIN THE BLOCK. CRC ERROR IS ALSO DETECTED BY ; CRI READ TEST READ HANDLER. LXI SP,STACK 3267 310036 CRIRT: ;SET PARAMATERS ;256 BYTES 326A 210036 LXI H, BUFR 326D 1E00 MVI E,0 ; INITIAL VALUE FOR LIGHTS 326F 3E3F HIE, A IVM 3271 D3FF OUT SSPT ;READ THE BLOCK ;JUMP IF NO CRC ERROR ;ELSE,DISPLAY IT 3273 CD0133 CALL READ JZ CRIR1 3276 CA7E32 3279 3EFF MVI A, OPFH 327B CD8E31 CALL DISP ;DO A BYTE BY BYTE COMPARE 327E 1E00 CRIR1: MVI E,0 3280 210036 3283 7E LXI H, BUFR CRIR3: M, A VOM ;COMPARE A BYTE CMP E 3234 BB 3285 CA9532 3288 3EFE JZ CRIR2 ;DISPLAY THE ERROR MVI A, OFEH 328A CD8E31 CALL DISP ; CORRECT VALUE 328D 78 MOV A,E 328E CD8E31 CALL DISP MOV A,M CALL DISP ;ACTUAL VALUE 3291 7E 3292 CD8E31 CRIR2: INX H 3295 23 ;LOOP COUNT 3296 1C INR E JNZ CRIR3 JMP CRIW2 3297 C28332 ; IF ALL DONE 329A C36032 GENERAL HANDLERS FOR TARBELL OR PYTE/LANCASTER ON 3290 00 329E 3E10 WRIT: MVI A,10H OUT CNT 32A0 D343 ;RESET BYTE COUNTER ;START BYTE 32A2 D340 OUT CRI 32A4 3E3C MVI A,03CH ;OUTPUT IT 32A6 CDCB32 CALL WRBYT 32A9 3EE6 MVI A, GESH ;SYNC BYTE ; WRITE A SYTE WHEN READY 32AB CDCB32 CALL WRBYT 32AE Olffff LXI B, OFFFFH ; INITIALIZE CRC VALUE MOV A,M GET A BYTE 32B1 7E WRIT1: ;ADD TO CRC ;GET THE BYTE AGAIN 3282 CD8F33 CALL CRC 3285 7E MOV A,M CALL WREYT ;WRITE IT WHEN READY 3286 CDCB32 INX H 23 3289 ``` ``` PAGE 6 MIOA.PRN 32BA 1D DCR E ;LOOP COUNT JNZ WRITL ;LOOP TIL DONE 3288 C28132 328E 78 328F CDCB32 ;WRITE CRC BYTE 1 MOV A,B CALL WRBYT :BYTE 2 MOV A.C 32C2 79 CALL WREYT 32C3 CDCB32 ;TRAILING ZERO EYTE 32C6 AF XRA A 32C7 CDCB32 CALL WREYT 32CA C9 PET MOV D,A ;SAVE THE BYTE 32CB 57 WRBYT: 32CC DB43 WRBY2: IN CNT ;WAIT TIL READY 32CE E604 ANI 4 32D0 CACC32 JZ WRBY2 32D3 3A9D32 LDA TYPF ; SEE WHICH TYPE 32D6 A7 ANA A 32D7 C2DE32 JNZ WRBY3 32DA 7A MOV A,D ;TARBELL OUT CRI 32DB D340 32DD C9 RET 32DE E5 WRBY3: PUSH H ;BYTE/LANCASTER-SERIALIZE BYTE 32DF 2608 MVI H,8 WRBY7: CALL WRBYS :WRITE A BIT 32E1 CDF432 32E4 25 DCR H ;BIT COUNTER 32E5 C2EA32 JNZ WRBY6 ; DONE, RESTORE H 32E8 E1 POP H 32E9 C9 RET 32EA DB43 - WRBY6: IN CNT -32EC E604 ANI 4 32EE CAEA32 JZ WRBY6 32F1 C3E132 JMP WRBY7 32F4 7A WRBY5: MOV A,D 32F5 17 RAL 32F6 57 MOV D,A ; CARRY HAS FIRST BIT 32F7 3EFF MVI A, OFFH ; FOR A ONE 32F9 DAFE32 JC WRBY4 32FC 3EAA BAAO,A IVM ; FOR A ZERO 32FE D340 WRBY4: OUT CRI 3300 C9 RET ; READ ROUTINE READS IN TARBELL OR BYTE/LANCASTER AS ; A FUNCTION OF TYPF. INPUT PARAMATERS ARE: ; BL - CONTAIN ADDRESS OF INPUT SUFFER; E - CONTAINS BLOCK SIZE, 1-256 (0=256); RETURNS WITH ZERO FLAG SET OF NO CRC ERROR OCCURS. 3301 3E60 MVI A,60H ;SET TO RECOGNIZE SYNC READ: OUT CNT 3303 D343 3305 CD3233 CALL RBSN ;SYNC ON BYTE BASIS OF BYTE/LANCASTER GET BYTE ON NEXT SHIFT; SEE IF SYNC 3308 CD5633 READ1: CALL GBIT 330B FEE6 CPI 0E6H 330D C20833 ; OKAY, GO TO SYTE READY 3310 3E20 MVI A, 20H 3312 D343 OUT CNT 3314 Olfffr ;SET INITIAL CRC VALUE LXI B, OFFFFH 3317 CD6A33 READ2: CALL GBYT GET AA BYTE MOV M,A ;STORE IT CALL CRC ; 331A 77 331B CD8F33 331E 23 ; ADD TO CRC ``` ;LOOP COUNT INX. H DCR E JNZ READ2 331F 1D 3320 C21733 PAGE 7 MIOA.PRN ``` ;CRC BYTE 1 3323 CD6A33 CALL GBYT 3326 CD8F33 FORM VALUE . CALL CRC ;BYTE 2 3329 CD6A33 CALL GBYT 332C CD8F33 332F 79 CALL CRC ; FOR THE LAST TIME! MOV A,C ;SET FLAG 3330 80- ORA B 3331 C9 3332 3A9D32 RET LDA TYPF ;SYNC IF REQUIRED RBSN: 3335 A7 3336 C8 3337 1600 ANA A RZ MVI D,0 ;SET FOR BIT SYNC RECOGNITION 3339 CD4C33 RBS2: CALL RBS1 NOW WAIT FOR A ZERO BIT FOLLOWED 333C 17 ;BY EIGHT ONES SO HAVE RAL 333D DA3933 JC RBS2 ;TARBELL BYTE SAME AS LANCASTER BIT. 3340 CD4C33 CALL RBS1 ; HAVE A ZERO LOOK FOR ONES 3343 3C INR A 3344 C23933 JNZ RBS2 3347 3E20 MVI A,20H 3349 D343 CUT CNT ;ALL SET, SET TO GET BYTES FROM NOW ON 334B C9 RET 334C DB43 334E E604 RBS1: IN CNT ANI 4 3350 CA4C33 JZ RES1 3353 DB40 IN CRI 3355 C9 RET 3356 DB43 GBIT: IN CNT GET BYTE AFTER NEXT BIT SHIFT 3358 E604 ANI 4 335A CA5633 JZ GBIT 335D 3A9D32 LDA TYPF 3360 A7 ANA A 3361 DB40 IN CRI 3363 C8 RZ ; RETURN ON TARBELL 3364 C601 3366 7A ADI 1 CONVERT TO 1 OR 0 BIT MOV A,D 3367 17 RAL ;ADD TO BYTE 3368 57 MOV D,A 3369 C9 RET ; WAIT TIL READY 336A DB43 GBYT: IN CNT 336C E604 ANI 4 336E CA6A33 JZ GBYT ; CHECK MODE 3371 3A9D32 LDA TYPF 3374 A7 ANA A 3375 C27833 JNZ GBYT1 3378 DB40 IN CRI ;TARBELL, JUST READ BYTE 337A C9 RET 337B E5 GBYT1: PUSH H ;LANCASTER NEED TO ASSEMBLE A BYTE 337C 2607 MVI H,7 IN CRI MOV D,A 337E DB40 ;FIRST BIT 3380 57 3381 CD4C33 3384 C601 GBYT2: ;GET NEXT TARBELL SYTE=LANCASTER BIT CALL RBS1 ADI 1 3386 7A MOV A,D 3387 17 RAL 3388 57 MOV D,A ;ADD TO BYTE 3389 25 DCR H 338A C28133 JNZ GBYT2 338D E1 POP H 338E C9 ``` RET ``` COMPUTE FOR ONE BYTE 338F E5 3390 D5 3391 A8- 3392 67 3393 07 3394 07 3395 07 3396 07 3397 AC 3398 6F 3399 E6F0 339B 57 339C 85 339C 85 339C 7A 339F CE00 33A1 A9 33A2 47 33A3 7C 33A4 E6F0 33A6 67 33A7 AB 33A8 4F 33A8 0F 3382 END ``` APPENDIX C MIOB LISTING ٠ ٠. #### APPENDIX C ``` ; MIO BOARD CRI INITIALIZATION PROGRAMS ; ADDRESS DEFINITIONS FOR MIO SOARD CONFIGURED ; AS DEFINED IN MIO USER GUIDE - SECTION 1.2 SIO EQU 42H PIO EQU 41H 0042 = 0041 = EQU 43H 0043 = CNT 0040 = CRI EQU 40H ;SENSE LIGHTS AND SWITCHES 00FF = SSPT EQU OFFH BASA EQU 3100H 3100 = 3000 = BASE EQU 3000H EQU 3600H 3600 = BUFR EQU 3600H 3600 = STACK ; SYNC RECOGNITION PROGRAM - FINDS INITIAL SYNC ; AND THEN SETS ALL SENSE LIGHTS FOR EACH SYNC ; BYTE THEREAFTER. IF A SYNC BYTE IS MISSED SETS SENSE ; SENSE SWITCHES TO ZERO AND LOOKS FOR SYNC AGAIN. ORG BASB MVI A,50H 3000 SYNR: 3000 3E60 OUT CNT ; ENABLE READ AND READY BY BIT 3002 D343 3004 AF XRA A ; FOR PROPER LIGHTS CMA 3005 2F OUT SSPT ;CLEAR LIGHTS 3006 D3FF :WAIT FOR READY SYNR1: IN CNT 3008 DB43 ANI 4 300A E604 JZ SYNR1 300C CA0830 ;SEE IF SYNC BYTE 300F DB40 IN CRI SUI OE6H 3011 D6E6 ;IF NOT, RELOOP ;YES SET LIGHTS TO ONES ;SET TO READ BYTES 3013 C20030 JNZ SYNR 3016 D3FF OUT SSPT 3018 3E20 MVI A,20H 301A D343 OUT CNT JMP SYNR1 ;GO LOOK AT NEXT BYTE;SYNC GENERATION PROGRAM - WRITES SYNC BYTE CONTINUOUSLY 301C C30830 301F 3E10 SYNG: HOI, A IVM ;SET WRITE ENABLE 3021 D343 OUT CNT CUTPUT SYNC CHAR 3023 3EE6 SYNG2: MVI A, 0E6H OUT CRI 3025 D340 3027 DB43 SYNG1: IN CNT ;WAIT TIL READY AGAIN 3029 E604 ANI 4 302B CA2730 JZ SYNG1 JMP SYNG2 ;THEN DO ANOTHER 302E C32330 ; BOOTSTRAP PROGRAM FOR TARBELL CODE LXI H, BASA GET STARTING ADDRESS 3031 210031 BOOT: ;SET READ AND READY BY BIT 3034 3E60 3036 D343 MVI A,60H OUT CNT BCOT1: IN CNT ;LOOK FOR SYNC CHAR 3038 DB43 ANT 4 303A E604 JZ BOOT1 303C CA3830 303F DB40 IN CRI GET CHAR 3041 FEE6 CPI DEGH 3043 C23830 JNZ BOOT1 MVI A,20H OUT CNT :GO TO BYTE 3046 3E20 3048 D343 WATT FOR BYTE 304A DB43 BOOT2: IN CNT 304C E604 ANI 4 304E CA4A30 JZ BOOT2 ``` MIOB.PRN ``` IN CRI ;0 MOV M,A ;STORE IT GET IT 3051 DB40 3053 77 3054 23 E XKI JMP 800T2 ;GET NEXT SYTE ;DUMP PROGRAM FOR FORMING TAPE FOR LATER REBOOT 3055 C34A30 3058 210031 305B 3E10 305D D343 305F D340 LXI H, BASA MVI A, 10H OUT CNT OUT CRI DUMP: ;SET CONTROL FOR WRITE ;TO CLEAR COUNTERS ;WAIT UNTIL READY IN CNT ANI 4 3061 DB43 DUMP1: 3063 E604 3065 CA6130 3068 3E3C JZ DUMP1 MVI A,03CH OUT CRI MVI B,0E6H 306A D340 306C 06E6 306E DB43 ;WRITE START CHARACTER ;SYNC CHARACTER ;WAIT UNTIL READY IN CNT DUMP2: 3070 E604 ANI 4 3072 CA6E30 3075 78 3076 D340 JZ DUMP2 MOV A, B OUT CRI ;GET CHARACTER ;WRITE IT 3078 46 3079 23 MOV B,M ; NEXT CHARACTER INX H 307A C36E30 JMP DUMP2 3070 END ``` # APPENDIX D DEBUGGING INFORMATION If the problem still persists, it will be necessary to use the MIO Schematic Drawing as a guide in trouble-shooting. While it may seem very complex at first glance, it is much easier to understand once it has been broken down into FUNCTIONAL BLOCKS (e.g., Board Enable Circuits, SIO Port Circuits, CRI Port Circuits, PIO Port Circuits, Control Port Circuits, Input Receivers, Output Drivers, etc.). The User is encouraged to familiarize him/herself with the Schematic Drawings if s/he is to do any further debugging. 1. The first step in debugging is to narrow down the problem as specifically as possible. EXAMPLE: If the SIO Test fails, does it fail in Transmit or Receive mode? If it fails only in Transmit mode, does it fail for all characters or just one in particular? How does it fail? Is a bit being dropped, or is any input being received at all? Etc. TRY TO WORK ON ONE SPECIFIC PROBLEM AT A TIME. - Armed with this information, the User should use the following reference sources to understand the logic flow for the operation which fails (determined in Step 1 above). - 1. Schematic Drawing: - 2. Theory of Operation Chapter; - 3. A reference such as the TTL DATA BOOK; and - 4. Test Program Listings. - 3. Follow the Logic Flow, determined in Step 2, above, by checking circuit points with an Oscilloscope or Logic Probe. It is usually easier to start checking at the logical endpoint and work back towards the source. You will be looking for: - incorrect signal levels; - 2. missing signals; - 3. incorrect voltage levels of signals; and - 4. signals which occur at the wrong time. Once an inconsistency or problem has been located, trace back towards the source of the signal to locate the source of the problem. The problem can usually be traced to: - 1. a defective chip; - 2. a solder cross or bad solder joint or - a misplaced or incorrectly oriented component. A BRIEF LIST OF PROBLEMS WITH SUGGESTED POINTS TO CHECK ARE GIVEN BELOW. ### NONE OF THE PORTS RESPOND - 1. Check the jumpering of the EXTERNAL ADDRESS JUMPER AREA. - Check the Board Enable Circuits. U18-8 goes low when the processor executes an output instruction to the MIO Board Addrsss. ## ONE OF THE PORTS DOES NOT RESPOND - Check the jumpering of the Internal Address Jumper Area. - Check U23: The outputs of U23 are the Internal Port Select Signals. There are four Register Load Signals and four Read Enables. #### NO INPUT FROM ANY INPUT PORTS Check the Input Bus Drivers U42 and U43. Check for Enables U43-1, U43-15, and U42-15, going low. ## NO OUTPUT TO ANY OUTPUT PORT Check the Output Bus Drivers U41 and U42. Check for Enables U42-1 and U41-1 going low. #### SIO PORTS #### NO OUTPUT FROM SIO TO EXTERNAL DEVICE Check U7-25 UART Transmit Data Line. If Data is present here, carefully check the jumpering of the OJA and/or OJA Line Drivers. If Data is not present, check SIO Configuration Jumpers and check all Control Inputs to the UART U7 (especially U7-23, UART Data Load). ### NO INPUT FROM EXTERNAL DEVICE TO SIO 1. Check U7-20, the UART Receive Data Line. If Data is not present here, carefully check the jumpering of the IJA and/or the IJA Receivers. If Data is present, check the SIO Configuration Jumpers and check all Control Inputs to the UART U7 (especially U7-4, UART Read Enable). #### PIO PORTS ### NO INPUT FROM PIO INPUT PORTS - Check the STB from the external device. It should set /INT low. - Check the jumpering of the PIO Strobe Select. - 3. Check the jumpering of the IJA. - 4. Check the PIO Port enable (/DS1) (DS2). It is active when the Processor reads the Port. /INT should be reset to a high at this time. ## NO OUTPUT TO PIO OUTPUT PORTS - Check the OCDR Line from the external device. It should set /INT Low. - 2. Check the jumpering of the IJA. - 3. Check the Port Enable (/DS1)(DS2). It is active when the Processor accesses the Port. /INT should be reset to a high at this time. #### CRI PORT ## NO INPUT FROM CRI - Check the settings of the recorder and refer to the CRI Initialization Procedures in the User Guide. - 2. Check the jumpering of the IJA for CRIS. - 3. Check the CRI Rate Jumpers. Refer to the User Guide. - 4. Check to insure that Input Data appears at U25-2. If Data appears, check the operation of the shift registers at U24 and U25. If no Data appears, check the zero crossing detector at U34. Refer to the CRI Theory of Operation for further timing problems in this area. 5. Check the setting of U19-7 (Read Phase Jumper). Table 14 TEST PROGRAM ADDRESSING AND CONTROL | TEST | ENTRY<br>IN HEX | SENSE SWITCHES CONTROL | SENSE LIGHTS<br>DISPLAY | |--------------|-----------------|------------------------|-------------------------| | SIO l | 31ØØ | Output Character | Input Character | | SIO 2 | 31Ø3 | | | | SIO 3 | 31Ø6 | Transmit Bit Mask | Error Code | | PIO 1 | 31Ø9 | Output Character | Output Character | | PIO 2 | 31ØC | Output Character | Output Character | | PIO 3 | 31ØF | Output Character | Output Character | | CRI<br>Write | 3112 | | Error Code | | CRI<br>Read | 3115 | Sense Light<br>Display | Error Code | ٠. ### Figure 9 ### Jumper Settings for Test Programs Address Selection (II) External: Jumper 2 address 40H to 43H Internal: Jumpers 1 and 6 Input Jumper Area (III.1) Interrupts are not used. Data input as follows: Bit 7 - REIA2 Bit 6 - REIA3 Bit 5 - REIA4 Bit 4 - PIOS Bit 3 - SIOS Bit 2 - CRIS Bit 1 - RRDY Bit 0 - TRDY Output Jumper Area (III.2) CRO - DEIA2 CR1 - DEIA3 CR2 - DEIA4 Parallel IO Port Input Strobe (V) PIO1 - No jumper PIO2 - No jumper SIO Configuation Jumper Area (IV.) No jumper SIO Baud Jumper Area (IV.2) Jumpered for 1200 Baud Cassette Recorder Interface Read and Write Phase VI - as determined by initial procedure Bit rate (VI.I) - set for 1500 bits/second The above configuration provides the user with all the status information required to run a full RS-232-C EIA interface, a cassette recorder and two parallel input/output ports under program control. ٠. # APPENDIX E COMPONENT ILLUSTRATIONS ٠. 24 PIN I.C. 16 PIN I.C. 74LS123 (or 74123). 74LS153 74LS293 74LS155 74367 8T20 74LS163 (or 74LS161) 74LS395 14 PIN LC. 74LS32 74LS51 74LS123 (or 74123) 74LS153 74LS04 74LS05 7406 74LS74 74LS155 74LS86 74LS163 (or 74LS161) 74LS30 7432 74LS00 75188 75189 PIN 1 **40 PIN** UART INTEGRATED CIRCUITS/CHIPS (c) 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. © 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. 40 PIN SOCKET LEAD CARRIER SOCKET SOCKETS © 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. PIN 1 I.C. INSTALLATION INTO SOCKET (a) 1976 IMSAI MFG. CORP. SAN LEANDRO, CA. 6 PRONG HEAT SINK 7805 5V POSITIVE VOLTAGE REGULATOR HEAT SINK & REGULATOR © 1976 IMSAI MFG. CORP. - SAN LEANDRO, CA.