#### ELECTRALOGICS 64k CMOS STATIC RAM BOARD #### COPYRIGHT NOTICE Copyright (c) 1981 by Electralogics Incorporated. All rights reserved. No part of this publication may be reproduced, transmitted, transcribed, stored in a retrieval system or translated into any language or computer language, in any form or by any means. These include electronic, magnetic, optical, mechanical, chemical, or otherwise, without the specific written approval of Electralogics Incorporated, 39 Durward Place, Waterloo, Ontario, Canada N2L 4E5 #### DISCLAIMER Electralogics Incorporated makes no representations or warranties with respect to the contents of this document and specifically disclaims any implied warranties of merchantibility or fitness for any particular purpose. Furthermore, Electralogics Incorporated reserves the right to revise this document and to make changes from time to time of the content hereof without obligation of Electralogics Incorporated to notify any person of such revisions or changes. ## TABLE OF CONTENTS | 1. | WARRANTY REGISTRATION | 1 | |----|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | 2. | GENERAL DESCRIPTION | 23<br>4<br>4<br>4<br>4<br>4<br>4<br>5 | | 3. | OPERATION | 6<br>6<br>7<br>8<br>8<br>8<br>9 | | 4. | S-100 BUS LINE UTILIZATION. 4.1. SIGNAL CHARACTERISTICS. 4.1.1. (A) Input. 4.1.2. (B) Output. 4.1.3. (C) Input. 4.2. MEMORY MAP. | 12<br>13<br>13<br>13<br>14 | | 5. | FRONT PANEL MODIFICATIONS | 15 | | 6. | MEMORY TEST | 17 | | | ENDICES | | | A. | PARTS LIST | 18 | | в. | PARTS LAYOUT DIAGRAM | 20 | | c. | SCHEMATIC DIAGRAM | 21 | | D. | ELECTRALOGICS PRODUCT WARRANTY | 22 | | E. | USER'S COMMENTS | 23 | | F. | SUBJECT INDEX | 25 | ## | 3-1: | Block | Enable | and | Disable Switches | 6 | |------|-------|--------|-----|------------------|---| | | | | | Disabled | | ## | 2-1: Micro-Processor Compatibility | 3<br>5 | |----------------------------------------|---------| | 3-1: Feature Select Jumper Designation | 9<br>10 | | 4-1: S-100 Bus Utilization | 13 | #### 2. GENERAL DESCRIPTION Your 64k CMOS Static Ram Board uses state-of-the-art CMOS static memory devices and includes the following features: Each of the 32 RAMs is addressable as a 2k block. On-board Bank Select (Cromemco standard) is provided. Extended-Addressing capability. No wait-states necessary. Phantom\* (S-100 line # 67 capability). All S-100 bus lines fully buffered. Schmitt-triggered logic used to reduce sensitivity to noise. Printed circuit board is solder-masked and silk screened. All S-100 fingers are gold plated to ensure minimum contact resistivity and long life. 2716 EPROM compatibility. Each memory device can be replaced with a 2716 EPROM. Allows permanent allocation of monitors, etc. Single voltage power supply requirements. Low power dissipation. Typical active board consumption of 350 milliamps at 8 Volts. Inactive power consumption is less than 250 milliamps at 8 Volts. #### 2.0.1. Processor Compatibility Electralogics Incorporated 64k CMOS Static Ram is guaranteed for use with the following processors and their slower versions: | CPU | ¦ MEM. | ACC. TIME | | INST. CYC. | TIME ; | CLK.FREQ. | |-------------------------------------|--------|------------------------------------------|------|--------------------------------------|--------|--------------------------------------------------| | 8080A-1<br>8085A-2<br>8088<br>Z-80A | | 320 ns.<br>230 ns.<br>340 ns.<br>240 ns. | <br> | 1.3 us<br>0.8 us<br>0.8 us<br>1.0 us | | 3.2 Mhz.;<br>5.0 Mhz.;<br>6.0 Mhz.;<br>4.0 Mhz.; | Table 2-1: Micro-Processor Compatibility The table above illustrates the relationship of memory access time, instruction cycle time and processor clock frequency. Clock frequency restrictions are often due to system bus, not memory, limitations. The Hitachi 6116P-3 CMOS memory devices used on the 64k CMOS Static Ram Board have a very low power requirement which should result in total board consumption of less than 350 milliamps at 8 Volts. These 24-pin devices are internally organized in a "2k by 8" configuration and are 2716-compatible. Maximum Access Time is 150 nano-seconds. Note: - Z-80 is the registered trademark of Zilog Corp. - 8080A, 8085A and 8088 are the registered trademarks of Intel Corp. #### 2.1. BASIC FEATURES #### 2.1.1. Basic Memory Size Electralogics 64k CMOS Static Ram Board is available with a minimum population of 16k bytes of memory which can be upgraded in 2k byte increments to any capacity not exceeding 64k bytes. #### 2.1.2. Bank Selection Bank Selection is provided, allowing the memory to be used with Multi-User systems such as Digital Research's M/PM. #### 2.1.3. Extended Addressing Extended Addressing allows this board to be used in systems that have the ability to directly address up to 16 megabytes of memory (24 address bits). #### 2.1.4. Power Requirements Electralogics 64k CMOS Static Ram Board typically requires 350 milliamps of current at 8 volts for the full complement of 64k bytes. Maximum current requirements will not exceed 400 milliamps. #### 2.1.5. Block Selection Electralogics 64k CMOS Static Ram Board allows you to disable any 2k block of memory (at a 2k boundary) simply by turning off the appropriate Block Enable switch (switches 1 to 4). This flexibility is particularly suited to memory-mapped I/O or the use of EPROMs in which to locate a monitor or other firmware. #### 2.2. COMPATIBLE MEMORY Electralogics 64k CMOS Static Ram Board is manufactured and shipped with Hitachi 6116P-3 CMOS or similar, compatible, memory devices. Other pin-for-pin compatible memory devices are: | 1 | SUPPLIER | MEMORY DEVICES | | | | | | | | | | |---|-----------------------------------------------------------|----------------|-------------------------------|-------|--|--|--|--|--|--|--| | | | CMOS | NMOS | EPROM | | | | | | | | | | Hitachi<br>Intel<br>Mostek<br>NEC<br>OKI<br>TI<br>Toshiba | 6116P<br> | MK4802<br>MSM2128<br>TMM2016P | 2716 | | | | | | | | Table 2-2: Compatible Memory Devices #### 3. OPERATION #### 3.0.1. Block Enable Switches (SW1 to SW4) The Block Enable Switches (SW1 to SW4) are located at the top right of the board nearest to the voltage regulator. (See Figure below) Switches of the "piano" type were selected for use, and mounted along the top edge of the board, because they allow the user to alter the system's memory configuration without removing the memory board from the system. It is NOT necessary to turn power off when changing the Block Enable Switch settings. Each of the four switch assemblies contains 8 individual switch positions. Each switch position is responsible for enabling or disabling one of the 32 2k blocks of memory. When any switch is in the "ON" position, its associated 2k block is enabled and will function normally. When any switch is set to the "OFF" position, its 2k block is disabled. If a memory-read operation is performed to that 2k block, the board will not drive the bus. It is not necessary to remove the memory device when it is disabled but it can be removed if you wish. Since each device draws only about 1 microamp when de-selected, very little power will be saved by removing it. Two Light Emitting Diodes (LED's) are located on the top of the board immediately to the left of the Block Select switches. The yellow LED identifies the selected memory board in a system containing multiple memory boards. The red LED indicates when an active memory block is read from or written to. The red LED will never turn on unless the yellow LED is on (board selected). For additional information, see the later paragraph covering Board Selection. Fig. 3-1: Block Enable and Disable Switches #### 3.0.2. Phantom# Enable/Disable (Jumper J1-p) The S-100 PHANTOM\* line, when low, inhibits reading from all memory boards which have their Phantom Option enabled. Data can still be written to these same memory boards. This feature is useful when PROM-based bootstrap routines are used to perform system initialization. Plugging jumper J1-p enables the Phantom Option on the memory board. Removing jumper J1-p allows the board to function normally, ignoring the PHANTOM\* line, permitting memory to be written to, or read from, at any time. This jumper is located along the bottom of the board just above, and between, S-100 contact fingers 19 and 20. #### 3.0.3. MWRT / PWR\* (Jumpers J3-m,-w) Some systems, usually those having front panels, require that all memory boards respond to the MWRT signal which is generated by the front panel. Systems without front panels do not usually generate the MWRT signal and therefore, PWR\* must be used instead. This option allows a memory board to be tailored to the system it is running in. If your system has a front panel, assume that this memory board should be strapped for MWRT and plug jumper J3-m. Otherwise, select PWR\* by plugging J3-p. These jumpers are located along the bottom of the board, just above S-100 contact fingers 25 and 26. #### 3.0.4. Feature Selection (Jumpers J2-b,-x,-a) Before any memory read or write may be successfully performed, the board must be selected by the processor. Three options are available (jumper selectable) to perform this function. These jumpers are located along the bottom of the board, just above S-100 contact fingers 22 to 24. They are: | 1 | Jumper | 1 | Feature | | |---|-------------------------|---|-----------------------------------------------------------|--| | | J2-a)<br>J2-b)<br>J2-x) | i | Permanent Selection<br>Bank Select<br>Extended Addressing | | Table 3-1: Feature Select Jumper Designation #### 3.0.5. Permanant Selection Mode The Permanent Selection Mode (Jumper J2-a plugged) is most commonly used. When this Mode is selected, the board is always enabled and all memory read or write operations access the board. Only one memory board may be used in the system. This mode is usually selected in systems whose addressing range is limited to 64k bytes. Whenever the Permanent Selection Mode is enabled, Extended Address and Bank Select features are ignored. Switch 5 is non-functional. #### 3.0.6. Bank Select Mode Bank Select Mode (Jumper J2-b plugged) accomplishes board selection by having the user write one control byte of data to a "bank select" I/O port. This memory board recognizes the Cromemco standard for bank selection, that is, Port 40H as the Bank Select Control Port. Each bit of the control byte (when high) enables one 64k address space (one bank). By setting Switch 5's three high order positions to a binary value of 000 to 111, the board can be enabled for any one of 8 banks. When the control byte is written which corresponds to switch 5's setting, the board will be selected. Switch 5 settings are describes in appropriate sections of this manual. On system initialization, a "write" to Port 40H should be performed to ensure that a bank is selected (Note: on power-up it is possible for more than one bank to be selected at the same time. Writing to Port 40H ensures that only the required bank will be enabled). This mode is generally used in systems where more memory space is required and Extended Addressing is either not available or not desired. An example of such a system would be an 8080 or 8085 (or other 16 bit address bus) system running Digital Research's MP/M. A memory board containing 16k bytes of memory could be permanently enabled for running MP/M. Additional banks (up to 8 separate boards) of up to 48k bytes would be switched in and out as each user required service. | | | BANK SELECT MODE | |---------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SW5 | | FUNCTION | | 1<br>2<br>3<br>4<br>5<br>6<br>7 | . 1 | Non-functional in this mode Non-functional in this mode Non-functional in this mode Non-functional in this mode Non-functional in this mode LSB Bank Select Mode Bank Select Mode MSB Bank Select Mode | Table 3-2: Switch 5 - Active Positions For Bank Select | Bank | Selected | ! | SW5-8 | 1 | SW5-7 | 1 | SW5-6 | ! | |------|--------------------------------------|---|-------------------------------------|---|--------------------------------------------|---|-------------------------------------|---| | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | | ON<br>ON<br>ON<br>OFF<br>OFF<br>OFF | | ON<br>ON<br>OFF<br>OFF<br>ON<br>OFF<br>OFF | | ON<br>OFF<br>ON<br>OFF<br>ON<br>OFF | | Table 3-3: Switch 5 - Settings For Specific Banks Note: Any switch "ON" = logical 0 "OFF" = logical 1 #### 3.0.7. Extended Addressing Mode The Extended Addressing Mode (Jumper J2-x plugged) allows a direct memory address range of up to 16 megabytes (24 address bits). When using the Extended Addressing Mode, the 8 high- order address lines (IEEE 696 lines specified as A16 to A23) are compared to SW5 via U15 (74LS682). When the results of the comparison are equal, the board is selected and the yellow LED will be turned "ON". In this mode, all read and write operations will be ignored by the board unless it is selected. This mode of operation is generally used by systems containing a processor board with extended addressing capabilities (that is, more address lines than the conventional 16) or, systems utilizing memory-management procedures (a means of extending the address range of a processor). | | EXTENDED AD | DRESSING MO | DE | | |--------------------------------------|-------------|-------------|------|----------------------------------------| | SW5 | | FUNCTION | | | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | Compared | to Address | Line | 23<br>22<br>21<br>20<br>19<br>18<br>17 | Table 3-4: Switch 5 Functions - Extended Addressing Mode Note: Any switch ON = logical "0" OFF = logical "1" Therefore, in order for the board to respond to addresses 000000H to 00FFFFH, set SW5 as follows: | A2 | 23 | | | | | | | | | | | | | | | I | 116 | |------------|----|----|---|---|---|---|--|---|--|---|---|---|---|---|--|---|-----| | SW.5 POS'N | 1 | 1 | 1 | 2 | ! | 3 | | 4 | | 5 | ! | 6 | 1 | 7 | | 8 | | | ON/OFF | | ON | | | | | | | | | | | | | | | | For the board to respond to addresses ${\tt C30000H}$ to ${\tt C3FFFFH}$ , set ${\tt SW5}$ as follows: | | A23 | 3 | | | | | | | | | | | | | | P | 116 | |------------|-----|----|---|-----|---|----|----|----|----|----|-----|----|----|-----|---|-----|-----| | SW.5 POS'N | 1 | 1 | ! | 2 | | 3 | | 4 | | 5 | 1 | 6 | 1 | 7 | 1 | 8 | 1 | | ON/OFF | ! ( | FF | 1 | OFF | · | ON | 10 | ON | 10 | ON | ; ( | ON | 10 | )FF | 1 | OFF | 1 | #### 4. S-100 BUS LINE UTILIZATION | PIN # | NAME | INPUT/OUTPUT | CHARACTERISTICS | |------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------| | 1567090123456789012356789012345670139123478078901234567890 | +8VDC A18 A16 A17 GND A5 A4 A3 A15 A12 A9 D01 D00 A10 D04 D05 D06 D12 D13 D17 SOUT SINP SMEMR GND +8VDC GND A19 A20 A21 A22 A23 PHANTOM* MWRT GND +WRT GND PWR* PDBIN A0 A1 A2 A6 A7 A8 A13 A14 A11 D02 D03 D07 | 1 Amp. max. I I I I I I I I I I I I I I I I I I | AAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAA | | 90 | 20, | _ | | | 91 | DI4 | 0 | В | |-----|-----|---|---| | 92 | DI5 | 0 | В | | 93 | DI6 | 0 | В | | 94 | DI1 | 0 | В | | 95 | DIO | 0 | В | | 100 | GND | _ | | Table 4-1: S-100 Bus Utilization #### 4.1. SIGNAL CHARACTERISTICS #### 4.1.1. (A) Input #### 4.1.2. (B) Output - logical 1 output voltage => 2.4 V. logical 0 output voltage <= 0.5 V. logical 1 output current => 3 mA. logical 0 output current => -24 mA. #### 4.1.3. (C) Input #### Table 4-2: S-100 Bus Signal Characteristics Note: All inputs and outputs are IEEE - 696 compatible. #### 4.2. MEMORY MAP In order to accomodate the necessary 32 memory and associated support devices on the printed circuit board in a logical and esthetically appealing manner, it was necessary to arrange the memory in two horizontal rows of 13 and an additional row of six, devices. The following chart indicates the hexadecimal address, memory block switch number and location for each device. | Hex. Address | Block Sw. No. | Location | |----------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------| | 0000H<br>0800H<br>1000H<br>1800H<br>2000H<br>2800H<br>3000H<br>3800H | SW1-1<br>SW1-2<br>SW1-3<br>SW1-4<br>SW1-5<br>SW1-6<br>SW1-6<br>SW1-7 | A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>B1<br>C1 | | 4000H<br>4800H<br>5000H<br>5800H<br>6000H<br>6800H<br>7000H<br>7800H | SW2-1<br>SW2-2<br>SW2-3<br>SW2-4<br>SW2-5<br>SW2-6<br>SW2-7<br>SW2-8 | B2<br>C2<br>B3<br>C3<br>B4<br>C4<br>B5 | | 8000H<br>8800H<br>9000H<br>9800H<br>A000H<br>A800H<br>B000H<br>B800H | SW3-1<br>SW3-2<br>SW3-3<br>SW3-4<br>SW3-5<br>SW3-6<br>SW3-7<br>SW3-8 | B6<br>C6<br>B7<br>C7<br>B8<br>C8<br>B9 | | C000H<br>C800H<br>D000H<br>D800H<br>E000H<br>E800H<br>F000H<br>F800H | SW4-1<br>SW4-2<br>SW4-3<br>SW4-4<br>SW4-5<br>SW4-6<br>SW4-7<br>SW4-8 | B10<br>C10<br>B11<br>C11<br>B12<br>C12<br>B13<br>C13 | Table 4-3: Memory Address/Block Switch/Location #### 5. FRONT PANEL MODIFICATIONS Some older system types, such as the MITS Altair 8800 and the IMSAI 8800, do not fully comply with the IEEE-696 S-100 Standard. Owners of these systems will not be able to "DEPOSIT" data into this memory board as shipped. All of the remaining front panel functions will perform normally. In order to allow the front panel to perform all of its normal functions when using this memory board, locate the three jumper pads labelled "J4" in the lower right corner of the board just above the serial number. (See Figure below) A printed circuit jumper is permanently connected between the centre and right hand pads. Cut this land, using a sharp knife. Make sure that you remove a short length of copper to prevent intermittent problems. Fig. 5-1: Front Panel Mode Disabled Then, using a fine-tipped soldering iron (25 to 35 Watts is best), install a jumper between pads 1 and 2 as shown. The front panel will now function normally. Fig. 5-2: Front Panel Mode Enabled #### 6. MEMORY TEST Your 64k CMOS Static Ram Board was shipped assembled and extensively tested. Instructions are provided for board set-up which can be followed with little difficulty. Since short memory tests are of little benefit in detecting memory problems, we have decided to leave the selection of a memory test to the user for many reasons. We will presume that a user ordering a 64k memory board does have a functional system. Memory tests can be performed by removing an existing memory board from the user's system and, by setting the proper Block Select switches, substituting the same amount of memory as the removed board provided. Existing user tests can then be run on those blocks selected. An excellent memory test program, which we use to test our products, is MEMRS.ASM. This test is often available from a Remote CP/M (RCPM) system. If you are not aware of any RCPM, or other similar system, in your area, check with your local computer store for information. Some magazines devoted to the micro-computer user have recently published address lists of these systems. Canadian CP/M users may procure diskettes containing memory tests and other public domain software from the BDSC User's Group, the CP/M User's Group, RCP/M User's Group and the SIG/M User's Group from by sending \$10.00 Canadian, (for any single 8-inch diskette from the above groups), to the address below. The price includes a diskette and postal charges. Toronto RCP/M, c/o G.J. Newell, 4691 Dundas Street West, Islington, Ontario M9A 1A7 CP/M User's Group diskettes are also available from: CP/M User's Group, 1651 Third Avenue, New York, N.Y. 10028 #### A. PARTS LIST | Description | Qty. | Identification | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------| | 100k 5% 1/4 Watt Resistor<br>150 Ohm 5% 1/4 Watt Resistor<br>2.2k 5% 1/4 Watt Resistor<br>470 Ohm 5% 1/4 Watt Resistor | 2<br>1<br>2<br>2 | R1 R2<br>R3<br>R6 R7<br>R4 R5 | | Res. Network #4610X-101-332 | 4 | R8-R11 | | 0.01 uFd. 50V Ceramic Cap. | 50 | C13-C62 | | 1.0 uFd. 35V Tantalum Cap.<br>10 uFd. 10V Tantalum Cap.<br>10 uFd. 25V Tantalum Cap. | 5<br>6<br>1 | C1-C3 C10 C11<br>C4-C7 C9 C12<br>C8 | | 2N3904 NPN Signal Transistor | 1 | Q1 | | LED Red Dialco #555-2001<br>LED Yellow Dialco #555-2401 | 1<br>1 | D1<br>D2 | | 7805 Voltage Regulator 1.5 Amp. | 1 | VR1 | | 7407 Hex Buffer (OC) | 1 | U13 | | 74LS00 Quad 2-Input NAND 74LS02 Quad 2-Input NOR 74LS04 Hex Inverter 74LS30 8-Input NAND 74LS32 Quad 2-Input OR 74LS123 Dual Single Shot 74LS138 3-8 Line De-Mux 74LS241 Octal Buffer (TS) 74LS244 Octal Buffer (TS) 74LS354 8-1 Line Data Select. 74LS682 Octal Comparator | 1<br>1<br>1<br>5<br>1<br>1<br>4<br>2<br>2<br>1<br>2 | U21<br>U20<br>U10<br>U5-U8 U22<br>U9<br>U11<br>U1-U4<br>U18 U19<br>U16 U17<br>U12<br>U14 U15 | | HM6116P-3 2k*8 Static Ram | 32 | U23 <b>-</b> U54 | | <pre>8 Pos'n Switch AMP #435640-5 8 Pos'n Switch Piano Type AMP #435802-1</pre> | 1 4 | SW5<br>SW1-SW4 | | Programming Shunt | 3 | | | 14 Pin IC Socket<br>20 Pin IC Socket<br>24 Pin IC Socket | 10<br>7<br>32 | U5-U10 U13 U20-U22<br>U12 U14-U19<br>U23-U54 | | Double Row 0.025 Post Header<br>Double Row 4-Pin 0.025 Post<br>Double Row 6-Pin 0.025 Post | 1<br>1<br>1 | J1<br>J3<br>J2 | | 64k Ram Printed Circuit Board<br>64k Ram User's Manual | 1 | |--------------------------------------------------------------------|-------------| | 4-40 X 5/16 Pan Head Screw<br>4-40 Hex Nut<br>4-40 Star Lockwasher | 1<br>1<br>1 | | TO-220 Mica Insulator | 1 | ``` ( Input, 13 (A) Output, 13 (B) Input, 13 (C) Access Time, 3 maximum, 3 В Bank Select Mode, 9 Bank Select standard, 2 Bank Selection, 4 Basic Memory Size, 4 Block Enable Switches (SW1 to SW4), 6 Block Selection, 4 \overline{\mathsf{c}} Compatibility, 3 2716, 3 processor, 3 Compatible CMOS, 5 EPROM, 5 NMOS, 5 memory, 5 pin-for-pin, 5 <u>E</u> Extended Addressing, 4 Extended Addressing Mode, 10 F Feature Selection (Jumpers J2-b -x,-a), 8 Front Panel, 15 Altair, 15 IMSAI, 15 jumper, 15 ``` F. SUBJECT INDEX ``` M MWRT / PWR* (Jumpers J3-m -w), 8 Memory Test, 17 programs, 17 selection, 17 Memory wait states, 2 N Noise sensitivity, 2 P PHANTOM* jumper location, 7 line, 7 Permanant Selection Mode, 8 Phantom* Enable/Disable (Jumper J1-p), 7 Power Requirements, 4 Processor Compatibility, 3 R Repair, 22 cost, 22 following the warranty period, 22 warranty, 22 <u>s</u> S-100 MWRT, 8 PWR*, 8 Phantom*, contacts, \underline{\mathsf{W}} Warranty, 22 period, 22 refund, 22 repair, 22 ``` # Electra logics Incorporated ## $\Leftrightarrow \Leftrightarrow \Leftrightarrow \mathsf{UPDATE} \Leftrightarrow \Leftrightarrow \Leftrightarrow$ ### APPLICATION NOTE #1 Title:- Configuring Your 64K CMOS Static Ram Board for MP/M(tm) and/or CP/M 3.0(tm) Systems. Many of our customers using MP/N(tm) and possibly CP/M 3.0(tm) have requested a technique which will allow one of our 64K memory boards to contain both fixed or permanent and banked RAM. The figure below illustrates a typical system where such a requirement presents itself: | {> | OFFFFh - | | _ | | | | | | |------------------|----------|--------|-----|---------|--------|-----|---------|----| | System<br>Memory | | 16K | < F | ixed or | Perman | ent | 16K Blo | ck | | | 00000h - | 16K | | 16K | : | ! | 16K | 1 | | Space | 1 | 16K | | 16K | 1 | | 16K | 1 | | | 04000h | 16K | | 16K | | | 16K | | | !> | 00000h - | | | | | | | | | | | Bank-0 | | Bank-1 | | | Bank-2 | | In the above diagram, the upper 16K of RAM must always be resident whereas the lower 48K must be bank selectable. Without the modifications which are to follow, 4 memory boards would be required to implement this system. The first board would contain the fixed 16K portion while the additional 3 boards would each be populated to 48K and be used to implement each of three banks. A technique is needed to allow one board to support not only the fixed portion of RAM, but also the memory for one bank. The criteria for this modification were simple - - a) Keep it simple. - b) Don't destroy the product in the process. Who knows, you may want to sell the board some day! Modification: - Examining the schematics for your 64K RAM board will show that all the chip selects are generated by U1-U4 as follows: (These are the 74LS138's located below the dip switches) U1 - 0000h to 3FFFh U2 - 4000h to 7FFFh U3 - 8000h to BFFFh U4 - GOOOh to FFFFh To make any of these 16K blocks of RAM fixed is as simple as: - a) Locate the proper IC (U1-U4). - b) Lift pin 5 on the selected device and bend it back over the top of the chip. - c) Use a small piece of wire and jumper pin 6 to pin 16(+5). - d) Replace the IC. The following example may help illustrate such a modification. EXAMPLE: - The goal is to implement a system with three 48K banks which are bank selectable and range from 0000h to BFFFh and has 16K of RAM fixed from C000h to FFFFh. SOLUTION: - This system will require 3 memory boards, one populated with 64K of RAM and two populated with only 48K. On the 64K board, lift U4 and modify the chip as listed above. Replace U4. This operation has fixed the top 16K of this board. Note that any block which is modified as shown will not respond to the jumper option J2-b. Since the lower 48K of this board is to be used as one of the 3 banks, the jumpers should be set as follows: J1 - as required by user. J2 - select "b" for bank select. J3 - select "m" for MWRT. Assuming this bank is to be bank 0, set SW5 as follows: SW5-1 to SW5-5 = don't care. SW5-6 to SW5-8 = "on". (See page 10 of User's Manual) Note that SW1 to SW4 must have all switches "on". The two 48K boards are to be setup as banks 1 and 2, and should be populated from 0000h to BFFFh. SW1 to SW3 should have all switches set to "on" while SW4 has all switches set to "off". Setting the jumpers as previously mentioned enables bank select on these boards as well. Since one of the two boards is to be bank 1, SW5 will have to be set as follows: SW5-1 to SW5-5 = don't care. SW5-6 = "off" SW5-7 to SW5-8 = "on" Similarly, the board to be used as bank 2 should have SW5 set as follows: SW5-1 to SW5-5 = don't care. SW5-6 = "on". SW5-7 = "off". SW5-8 = "on". The banks are selected by sending the proper bank select code to port 40h. (Refer to User's Manual for more detail.) Notice however that the top 16K will always appear in the system's address space. #### GOOD LUCK! Notes: - All switch designations are as follows: CP/M and MP/M are trademarks of Digital Research Inc.