G Cromemco # 68000 Board Family Instruction Manual # **Cromemco**® # 68000 Board Family **Instruction Manual** CROMEMCO, Inc. 280 Bernardo Avenue Mountain View, CA. 94043 Part No. 023-2016 June 1982 Copyright © 1982 CROMEMCO, Inc. All Rights Reserved This manual was produced using a Cromemco System Three computer with a Cromemco HDD-22 Hard Disk Storage System running under the Cromemco Cromix™ Operating System. The text was edited with the Cromemco Cromix Screen Editor. The edited text was proofread by the Cromemco SpellMaster™ Program and formatted by the Cromemco Word Processing System Formatter II. Camera-ready copy was printed on a Cromemco 3355A printer. # TABLE OF CONTENTS | Chapter 1: INTRODUCTION | ្វី | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Chapter 2: THE DPU DUAL PROCESSOR UNIT | 3 | | Introduction Setup and Installation Switch Settings | 3 | | Jumper Selectable Options<br>Installation<br>Memory Support<br>Input and Output | 6 | | Microprocessor Selection<br>Using a DPU in a Hard Disk System<br>Using a DPU with an SDI/48KTP | 9<br>13 | | Chapter 3: THE MCU MEMORY CONTROL UNIT | 15 | | Introduction Setup and Installation Switch Settings Jumper Selectable Options Installation Error Detection and Logging | 15<br>16<br>16<br>16<br>16 | | Chapter 4: THE MSU MEMORY STORAGE UNIT | 19 | | Introduction Setup and Installation Switch Settings Jumper Selectable Options Installation | 19<br>19<br>19<br>22<br>22 | | Chapter 5: BUS SIGNALS AND I/O PORT CHARACTERISTICS | 5 27 | | S-100 Bus Signals S-100 Bus/DPU Signal Definitions Address Bus Signals Control Input Signals Control Output Signals Data Bus Signals DMA Control Signals Status Signals | 27<br>29<br>29<br>30<br>30<br>31 | | Utility Signals M Bus Signal Definitions Address and Data Signals Control Signals I/P Port Characteristics | 32<br>33<br>35<br>35<br>36 | |------------------------------------------------------------------------------------------------------------|----------------------------| | Appendix A: HOW THE DPU WORKS - A PROGRAM EXAMPLE | 39 | | Appendix B: LIMITED WARRANTY | 45 | # LIST OF TABLES AND FIGURES | | 2-1:<br>2-2:<br>2-3a: | DPU Specifications DPU Jumper Locations Memory Configurations WDI-II Modifications - Component Side WDI-II Modifications - Solder Side | 1 (<br>1 ) | |-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Table | 3-1:<br>3-2: | MCU Specifications MCU Jumper Location Error Determination - Row Error Determination - Column | 15<br>16<br>17 | | Table<br>Figure | 4-2:<br>4-1:<br>4-2: | 256MSU/512MSU Specifications MSU Switch Settings 256MSU Switch 512MSU Switch DPU, MCU, and MSU Boards Installed in a Standard Cromemco System | 19<br>20<br>21<br>22<br>23 | | Table<br>Table | 5-1:<br>5-2: | Installing the M Bus Cable S-100 BUS/DPU Signals Status Signal States M Bus Signals | 24<br>28<br>32<br>34 | #### INTRODUCTION The Cromemco 68000 board family is comprised of the **DPU** Dual Processor Unit, **MCU** Memory Control Unit, and **256MSU** & **512MSU** Memory Storage Units. Based on the Motorola MC68000 microprocessor chip, the Cromemco DPU introduces 32-bit computing speed and power to the Cromemco line of computers. The DPU is a Dual Processor Unit, also incorporating an 8-bit Z-80A microprocessor chip to ensure compatibility with existing software. Microprocessor selection is under software control, allowing the programmer to select the chip of choice for any particular application or routine. An existing Z-80 program, for example, may be run on the DPU with a subroutine or two rewritten in 68000 code to speed things up. Appendix A of this manual contains a Z-80 Assembly language program which demonstrates the use of software controlled microprocessor switching techniques. And what about that program which doesn't quite all fit in main memory? With a 24-bit wide address bus, the MC68000 can address up to 16 Mbytes of memory. This is not bank-selected memory. The MC68000 can directly address 16 megabytes of RAM. The Cromemco MCU Memory Controller Unit acts as an interface between the S-100/IEEE-696 bus and the Cromemco M bus which runs between the MCU and its associated MSUs. A single MCU works in conjunction with up to eight MSU boards providing not only an interface, but an error detection, correction, and logging system. The Cromemco 256MSU provides 128K 22-bit words, each of which includes six bits for error detection and correction. The 512MSU provides 256K 22-bit words. This scheme allows all single-bit errors to be corrected and double-bit errors to be detected and logged. The Cromemco 68000 board family conforms to the S-100/IEEE-696 bus standard. Cromemco 68000 Board Family #### THE DPU DUAL PROCESSOR UNIT #### INTRODUCTION The Cromemco DPU Dual Processor Unit incorporates two microprocessors on a single board. The MC68000 provides the power and speed of a new generation of 32 bit microprocessor chips while the Z-80A guarantees compatibility with most existing hardware and software. One of the two microprocessors is in charge of the bus at any given point in time, yielding control to the other as required by the software. The MC68000 microprocessor has 32-bit wide internal registers, a 16-bit wide external data bus, and a 24-bit wide external address bus. It can directly address 16 megabytes of memory and has 56 instruction types, 5 data types, and 14 address modes yielding an instruction set comprised of over 1000 instructions. These features make the MC68000 extremely fast and versatile. The Z-80A allows the DPU to maintain compatibility with most existing Cromemco hardware and software. The DPU can be used as a direct replacement for a ZPU board. Table 2-1 shows the operational specifications for the DPU board. # Table 2-1: DPU SPECIFICATIONS Processors: MC68000 and Z-80A Clock Rate: MC68000 - 8MHz Z-80A - 4MHz MC68000 - over 1000 instructions in Instruction Set: 56 main types 158 instructions including the 78 instructions of the Z-80A - 8080 processor Power-on Jump: Jumper selectable to any 4K memory boundary within the first 64K page. Preselected for standard Cromemco systems. Processor Control: Software controlled switching between MC68000 and Z-80A. Bus: S-100/IEEE-696 Power Requirements: +8 volts @ 2.0 amps Operating Environment: 0 to 55 degrees C #### SETUP AND INSTALLATION #### Switch Settings There are no switches on the DPU. ## Jumper Selectable Options The Cromemco DPU board is ready to be used in your Cromemco system as it is shipped from the factory. There are three jumpers which may be used for experimental purposes. The locations of these jumpers are shown in Figure 2-1. Piqure 2-1: DPU JUMPER LOCATIONS Bus Selection Jumper - This jumper is not needed when using Cromemco boards. Memory Refresh Rote - This jumper is not needed when using Cromemco boards. As shipped from the factory, there is a trace between the common node and the X2 solder pad. During MC68000 operation, this causes a refresh cycle to be inserted approximately every 16 microseconds. Cutting this trace and installing a jumper between the common node and the X1 solder pad doubles the time between refresh cycles. Power Up Address - This jumper is not needed in standard Cromemco systems. The power up address is factory set to C000h. This set of jumpers allows the address at which execution starts when the system is turned on or reset to be changed. #### Installation Turn off all power to the system and unplug it before installing or removing any circuit board. The DPU is independent of all other boards and may be installed in any available bus slot. No cables are connected to the DPU. #### MEMORY SUPPORT The DPU supports both vertical and horizontal memory configurations. Horizontal memory, arranged in banks, is used by the 8-bit Cromix Operating System. This memory configuration allows the operating system to select one of up to seven banks of 64 Kbytes of memory for a total of 448 Kbytes of addressable memory. Horizontal memory requires the use of Cromemco 64KZ memory boards and does not support the D-series Cromix Operating System. CDOS and the 8-bit Cromix Operating System are supported by horizontal memory configurations. Vertical memory is used by the D-series Cromix Operating System. This memory configuration allows the operating system to directly address up to 16 Mbytes of memory without the use of bank selection techniques. Vertical memory requires the use of Cromemco MSU series boards together with an MCU. CDOS is not supported by vertical memory configurations. All Cromemco I/O boards are compatible with a DPU configured with vertical memory except the SDI/48KTP and the original WDI. Refer to the sections of this chapter titled Using a DPU in a Hard Disk System and Using a DPU with an SDI/48KTP. Vertical and Horizontal memory cannot be combined within a single system. You cannot use 64KZ boards in the same system with MSU series boards. Figure 2-2: MEMORY CONFIGURATIONS #### INPUT AND OUTPUT While in the Z-80A mode of operation, the DPU performs input and output by executing Z-80 in and out instructions, specifying the desired values and ports. While in the MC68000 mode of operation, the DPU performs input and output by reading and writing from and to the top bytes of memory (i.e., FFFF00h - FFFFFFh). This area of memory is mapped by the DPU firmware to correspond to ports 0 - FFh. In both modes of operation, port FFh is reserved for switching from one microprocessor to the other. Refer to the following section for an example of I/O using each microprocessor. #### MICROPROCESSOR SELECTION The DPU board automatically starts up in the Z-80A mode of operation. When a 1 is output to port FFh, the DPU switches to the MC68000 mode of operation. The first time the MC68000 is used after the power is turned on or the computer is reset, the MC68000 obtains its stack pointer (sp) from location 0 and its program counter (pc) from location 4. Subsequently, when control is switched from the Z-80A to the MC68000, the program continues execution as though it had not been interrupted. The following Z-80 instructions initiate MC68000 operation with the stack at 6000h and a starting address of 7000h. On subsequent calls to the MC68000, only the two instructions with the comment switch control to the MC68000 are needed because the stack pointer and program counter have already been established. ``` ; initialize sp & pc hl, intdat 1d de,0 ld ; ld bc,8 ; ldir ; switch control to 1d a,l out ; MC68000 Offh,a 0, 0, 60h, 0 0, 0, 70h, 0 ; location of stack ; starting address intdat: db db ``` To switch from the MC68000 mode of operation to the Z-80A mode, output a $\bf 0$ to port FFh. This may be done by writing to the top 64K of memory as follows. move.b #0,0ffffffh The 24-bit address to which the zero is moved may be thought of in three segments. The first **ff** indicates that the top 64K of memory is to be used. This is the area of memory which has been reserved for memory mapped I/O. The second **ff** is mandatory. The last **ff** is the port address. #### USING A DPU IN A HARD DISK SYSTEM The DPU is not compatible with the WDI hard disk interface board. The DPU is compatible with WDI-II revision B boards, but these boards require modification for proper operation with the DPU. WDI-II boards, revision D and above, only require proper CPU jumper selection for use with a DPU. This selection is made at the factory and, unless the boards have been modified, these boards require no further modifications or jumpers. #### WARNING Use of a WDI, an unmodified WDI-II revision B, or an improperly jumpered WDI-II revision D or higher with a DPU may result in loss of data from the hard disk. Verify proper operation of the hard disk as described in Step 17 below before proceeding. The following modifications should only be made by your authorized Cromemco dealer or service facility. These modifications are to be made only to WDI-II revision B boards. Figures 2-3a and 2-3b show the required modifications. 10 Figure 2-3b: WDI-II MODIFICATIONS - SOLDER SIDE - 1. Turn off the system power and unplug the system. If the board is installed in a system, remove it. - 2. Remove the nut and insulating screw which secure IC25. Bend IC25 until it is perpendicular to the board. - 3. Place the board on the work area with the component side up. - 4. Cut pins 2, 5, 6, and 7 of IC26, and pin 2 of IC6, as near to the board as is possible. Bend the pins out and up until they are parallel to the board surface. - 5. Solder a 2-inch insulated jumper wire to pin 7 of IC26. Feed the jumper wire through the hole near the bottom right side of IC26. - 6. Solder a 2-inch insulated jumper wire to pin 6 of IC26. Feed the jumper wire through the hole near the bottom left side of IC26. - 7. Turn the board over so that the component side is down. Solder the jumper from pin 7 of IC26 to the board at the solder pad which was connected to pin 6 of IC26. - 8. Solder the jumper from pin 6 of IC26 to the board at the solder pad which was connected to pin 7 of IC26. - 9. Solder a bare jumper wire between pins 4 and 5 of IC26. Make sure that the jumper is not shorted to the trace that passes between pins 4 and 5. - 10. Solder an insulated jumper wire between the solder pads of pin 2 of IC6 and pin 3 of IC3. - 11. Turn the board over so that the component side is up. Solder an insulated jumper wire between pin 2 of IC26 and pin 3 of IC29. - 12. Bend IC25 back to its original position. Secure IC25 with the nut and insulating screw which were removed in Step 2. - 13. Verify that the CPU selection jumper is in the ZPU position. The jumper is at the top of IC6 in the form of a circuit trace on the circuit side of the board. If the board has been previously jumpered, it may be necessary to remove the existing jumper and install a new jumper in the ZPU position. - 14. Install the WDI-II in the system. Attach the hard disk drive cable to connector J2. - 15. Plug the system in and turn on the power. - 16. Boot the system using a floppy disk. DO NOT access the hard disk at this time. If you are using a Cromix system, do not boot up on the hard disk and do not mount the hard disk until you have verified that it is operating properly. - 17. When using the Cromix Operating System, use the Dump utility to verify proper hard disk operation. Enter the following command (with the hard disk still not mounted). Substitute hdl or hd2 for hd0 as appropriate. # dump /dev/hd0 When using CDOS, use the Dir utility to verify proper hard disk operation. Enter the following command. Substitute f or g for e as appropriate. #### dir e: 18. If the dump is normal and there are no hard disk error messages displayed, the hard disk is operating properly and it may be mounted or established as the root device. If error messages are displayed, check all cables and then check all modifications. Do not mount the hard disk until it can be dumped without any error messages being displayed. # USING A DPU WITH AN SDI/48KTP The D-series Cromix Operating System and the MCU/MSU boards will not support an SDI graphics system. The DPU may be used with CDOS or an 8-bit Cromix system incorporating 64KZ memory boards in conjunction with an SDI graphics system. ## THE MCU MEMORY CONTROL UNIT #### INTRODUCTION The MCU Memory Control Unit performs three functions in a DPU based system. It controls DPU access to MSU memory boards, provides the operating system with information about errors logged by the error detection circuits, and corrects single-bit errors. A modified Hamming algorithm is used for error detection and correction. This method can detect, log, and correct single-bit errors and can detect and log double-bit errors. Error logging data indicates the MSU board on which each error occurred, the number of times the error occurred, the chip row, and, for single-bit errors, the chip column. Error logging provides an early indication of impending memory problems and the necessary information for quick service, should it be required. Table 3-1 shows the operational specifications for the MCII board. #### Table 3-1: MCU SPECIFICATIONS Up to eight MSU memory storage Support Capacity: boards. Addressable. Memory Locations: 16 megabytes Buses: Directly compatible with S-100/IEEE-696. The M bus connects MCU and MSU boards. Power Requirements: +8 volts @ 1.5 amps Operating Environment: 0 to 55 degrees Co., Cromemco 68000 Board Family 3. The MCU Memory Control Unit #### SETUP AND INSTALLATION # Switch Settings There are no switches on the MCU. # Jumper Selectable Options The Cromemco MCU board is ready to be used in your Cromemco system as it is shipped from the factory. There is one set of jumpers which may be used to change the I/O address for experimental purposes. The location of this jumper is shown in Figure 3-1. Figure 3-1: MCU JUMPER LOCATION #### Installation Please refer to Chapter 4 for installation information. #### ERROR DETECTION AND LOGGING Please refer to Chapter 5, I/O Port Characteristics while reading this section. An error is reported by bit D7 of the Control Read byte and the red LED on the MCU board. After the error has been logged by the operating system, this bit may be cleared and the light turned off by the Clear Error command. Error correction will continue regardless of the state of this bit. Determining the chip which generated the error is a three step process. The MSU board, the row, and the column containing the chip must be identified. The MSU ID byte identifies the board on which the error occurred. Convert the MSU ID byte to binary and match, from left to right, the switch settings on the MSU boards. The 512MSUs have only five switch bits to match while the 256MSUs have six. An MSU ID which contains zeroes in the five (512MSU) or six (256MSU) most significant binary positions always indicates the MSU board addressed at zero. Refer to Table 4-2 for a list of binary values of switches for boards at different memory locations. The Chip Row ID bits identify the row in which the error occurred. Refer to Table 3-2. Table 3-2: ERROR DETERMINATION - ROW | Chip Row ID | Status<br>D5* | Bits<br>D4 | | |-------------|---------------|------------|--| | 0 | 0 | 0 | | | 1 | 0 | 1 | | | 2 | 1 | 0 | | | 3 | 1 | 1 | | <sup>\*</sup>Ignore D5 when MSU ID indicates error on a 256MSU. The **Syndrome Code Data** bits identify the column in which the error occurred. Refer to Table 3-3. The Syndrome Code is only valid for single-bit errors. Table 3-3: ERROR DETERMINATION - COLUMN | Chip<br>Column | Syndrome Code Bits | | | | | | | |----------------------------|--------------------|------------------|-----------------------|------------------|-----------------------|------------------|--| | | <b>D</b> 5 | D4 | D3 | D2 | Dl | D0 | | | 00<br>01<br>02<br>03<br>04 | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1 | 1<br>0<br>0<br>1 | 0<br>1<br>0<br>0 | 0<br>0<br>1<br>0 | | | 05<br>06<br>07<br>08<br>09 | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1 | 1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>0 | 1<br>1<br>0<br>0 | | | 10<br>11<br>12<br>13<br>14 | 0<br>0<br>0<br>0 | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1 | 1<br>1<br>0<br>1 | 1<br>0<br>1<br>1<br>0 | 0<br>1<br>1<br>0 | | | 15<br>16<br>17<br>18<br>19 | 0<br>1<br>1<br>1 | 0<br>1<br>1<br>1 | 1<br>1<br>1<br>0 | 0<br>1<br>1<br>0 | 1<br>1<br>0<br>1 | 1<br>0<br>1<br>1 | | | 20<br>21 | 1<br>0 | 0 | 1 | 1 | 1 | 1 | | #### THE MSU MEMORY STORAGE UNIT #### INTRODUCTION Cromemco manufactures two types of MSU boards, each with a different storage capacity. The 256MSU board has a storage capacity of 256 Kbytes of RAM while the 512MSU has 512 Kbytes. These boards are realized as two (256MSU) and four (512MSU) rows of twenty-two 64 Kbit dynamic RAM chips. Each 16-bit data word has six additional bits associated with it. These bits are used by the MCU for error detection and correction. Table 4-1: 256MSU/512MSU SPECIFICATIONS Memory Capacity: 256MSU - 128K words of 22 bits (including 6 error detection bits) 256K bytes 512MSU - 256K words of 22 bits (including 6 error detection bits) 512K bytes Memory Type: 64K RAM 150 nanosecond access time Buses: Directly compatible with S-100/IEEE-696. The M bus connects MCU and MSU boards. Power Requirements: +8 volts @ 1.5 amps Operating Environment: 0 to 55 degrees C #### SETUP AND INSTALLATION #### Switch Settings All switches on either a single 256MSU or 512MSU board in a system should be set to zero (off). This will address the board at zero. If more than one MSU board is used, the switches should be set according to Table 4-2. Do not address memory boards so that they overlap. Table 4-2: MSU SWITCH SETTINGS | Lower<br>Memory<br>Boundary | | 256MSU Switch 512MSU Switch<br>Bit Bit | | | | | | | |---------------------------------|----------------|----------------------------------------------------|--|--|--|--|--|--| | hex<br>(0000) | decimal (K) | 123456 12345 | | | | | | | | 00<br>04 | 0<br>256 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | 08<br>0C | 512<br>768 | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | | | | | | | | 10 | 1024 | 000100 00010 | | | | | | | | 14<br>18 | 1280<br>1536 | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | | | | | | | | 1C<br>20 | 1792<br>2048 | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | | | | | | | | • | • | о е | | | | | | | | • | • | • | | | | | | | | FO | 15360 | | | | | | | | | F4<br>F8 | 15616<br>15872 | 1 1 1 1 0 1<br>1 1 1 1 1 0 | | | | | | | | FC | 16128 | 111111 * | | | | | | | | | | | | | | | | | | *reserved for memory mapped I/O | | | | | | | | | Figure 4-1: 256MSU SWITCH Figure 4-2: 512MSU SWITCH ## Jumper Selectable Options There are no jumper selectable options on either MSU board. #### Installation The MCU and MSU boards share a common cable and therefore must be installed in a physical group. The order or spacing is not important except for the positioning of the overhead M Bus cable. These boards may be installed as shown in Figure 3-2. When all MCU and MSU boards are installed, take the M bus cable and press it firmly onto the boards as shown in Figure 3-3. Figure 4-3: DPU, MCU, AND MSU BOARDS INSTALLED IN A STANDARD CROMEMCO SYSTEM Figure 4-4: INSTALLING THE M BUS CABLE Cromemco 68000 Board Family 4. The MSU Memory Storage Unit Up to eight MSU boards can be used with a single MCU. Cromemco supplies a standard cable with each MCU board for use in systems with one or two MSU boards. For systems with more than two MSU boards, use one of the cables listed below. | M Bus Cable Description | Cromemco Part Number | |-------------------------------------------------------------------------------|---------------------------------------------| | connects MCU and 1-2 MSUs connects MCU and 3-4 MSUs connects MCU and 5-8 MSUs | 519-0150 (standard)<br>519-0149<br>519-0148 | When more than two MSU boards are used in a system, use only the proper cable as specified above. Cromemco 68000 Board Family ## BUS SIGNALS AND I/O PORT CHARACTERISTICS #### S-100 BUS SIGNALS The introduction of a new CPU always causes some S-100 bus signals to be redefined, some to be deleted, and others to be added. The Z-80A, used in the new DPU central processor, was the heart of the last generation of Cromemco computers. Therefore, the Z-80A, has influenced signal redefinition very little. Major changes have occurred because the DPU uses two microprocessors, one of which is the new MC68000. Most of the new signals concern either board level switching between the two processors, the 16-bit data bus, the 24-bit address bus, or control differences. The signals of Cromemco's S-100 bus can be grouped into seven functional categories as follows. - 1. address - 2. control inputs - 3. control outputs - 4. data - 5. control of DMA data transfers - 6. status - 7. utility Table 5-1 shows each S-100 bus connection, signal mnemonic, name, and function. A bus signal mnemonic not only indicates the signal purpose, but also the active state. Knowing the active state will reveal the logic, binary, and electrical states that are to be expected on a given signal line. When the mnemonic is followed by an asterisk, the signal is active low. Without the asterisk, the signal is active high. For example, if the signal is GAPK\* and the electrical state is low (a more negative voltage), the logic state is true and the binary state is 1. For an active high signal, such as GAPK, an electrical high (more positive voltage) is a logical true and a binary state of 1. Table 5-1: S-100 BUS/DPU SIGNALS | | | | | | | • . | | | | | | |----------------|------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | Function | . a. a. D | S Y CI | 4444D | | | 000044 | दबदबद | <b>4</b> 4000 | 99999 | 88550 | | | Signal<br>Name | undefined<br>Slave Clear<br>undefined | undefined<br>undefined<br>Sixteen Request<br>Extended Address Bit 19<br>Sixteen Acknowledge | Extended Address Bit 20<br>Extended Address Bit 21<br>Extended Address Bit 22<br>Extended Address Bit 22<br>Memory Request | Refresh (Memory) Memory Disable Memory Write Undefined Ground | 280/NC68000 Processor Active<br>Ready<br>Interrupt Request<br>Hold<br>Reset (Bus Masters) | Synchronize<br>Write<br>Wate Bata Bus In<br>Address Bit O | Address Bit 2 Address Bit 6 Address Bit 7 Address Bit 18 Address Bit 18 | Address Bit 14 Address Bit 11 Data Out Bit 2/Data Bit 2 Data Out Bit 3/Data Bit 3 Data Out Bit 3/Data Bit 3 | Data In Bit 4/Data Bit 12 Data In Bit 5/Data Bit 13 Data In Bit 6/Data Bit 14 Data In Bit 1/Data Bit 19 Data In Bit 1/Data Bit 9 Data In Bit 0/Data Bit 8 | Interrupt Acknowledge<br>Write Cycle<br>Error<br>Power On Clear<br>Ground | | | Mnemonic | +8V<br>-18Vur<br>SLVCLR* | sxtro*<br>A19<br>SIXTN* | A20<br>A21<br>A22<br>A23<br>MREQ* | RFSH*<br>MEMDSB*<br>MWRT | Z80/68*<br>prdy<br>pint*<br>phold*<br>reset* | pSYNC<br>pWR*<br>pDBIN<br>A0 | A2<br>A6<br>A7<br>A13 | A14<br>A11<br>D02<br>D03 | D14<br>D15<br>D16<br>D11<br>D10 | SINTA<br>SWO<br>ERROR* | | | Pin<br>Number | 521<br>532<br>54<br>55 | 56<br>57<br>58<br>59<br>60 | 61<br>63<br>64<br>65 | 66<br>67<br>68<br>69<br>70 | 71<br>. 72<br>. 73<br>74 | 76<br>77<br>78<br>79<br>80 | 88<br>83<br>85 | 88<br>88<br>90 | 993<br>944<br>5 | 96<br>97<br>99<br>100 | | | Function | n<br>n<br>CI | | CI | A<br>A<br>DMA<br>U | DMA<br>DMA<br>U<br>CO | CO<br>PA U | दददद | | មេខ២៧៧ | ຜຜຜສວ | CI=control inputs,<br>DMA data transfers, | | Signal<br>Name | External Ready<br>undefined<br>undefined | undefined<br>undefined<br>undefined<br>undefined | undefined<br>Non-maskable Interrupt<br>Power Fail<br>undefined<br>Extended Address bit 18 | Extended Address Bit 16<br>Extended Address Bit 17<br>Status Disable<br>Control Output Disable<br>Ground | undefined<br>Address Disable<br>Data Out Disable<br>System Clock<br>Status Valid Strobe | Hold Acknowledge<br>Extended Address Enable<br>undefined<br>Address Bit 5<br>Address Bit 4 | Address Bit 3 Address Bit 15 Address Bit 12 Address Bit 9 Data Out Bit 1/Data Bit 1 | Data Out Bit 0/Data Bit 0<br>Address Bit 10<br>Data Out Bit 4/Data Bit 4<br>Data Out Bit 5/Data Bit 5<br>Data Out Bit 6/Data Bit 5 | Data in Bit 2/Data Bit 10 Data in Bit 3/Data Bit 11 Data in Bit 7/Data Bit 15 Instruction Fetch Cycle Data Output Cycle | Data Input Cycle Memory Read Cycle Halt Acknowledge Clock, 2 MHz | A=address,<br>A=control for | | Mnemonic | +8V<br>+18V<br>XRDY | | NMI*<br>PWRFAIL*<br>A18 | A16<br>A17<br>SDSB*<br>CDSB* | ADSB*<br>DODSB*<br>$\phi 2$<br>pSTVAL* | pHLDA<br>EXTAD*<br>A5<br>A4 | A3<br>A15<br>A12<br>A9<br>DO1 | D00<br>A10<br>D04<br>D05 | DI2<br>DI3<br>DI7<br>SM1<br>SOUT | SINP<br>SMEMR<br>SHLTA<br>CLOCK | Signal Function Categories:<br>CO=control outputs, D=data, DN<br>S=status, and U=utility, | | Pin<br>Number | T 2 E 4 E | 6<br>8<br>9<br>10 | 11<br>12<br>13<br>15 | 16<br>17<br>18<br>19<br>20 | 22222<br>222322<br>542322 | 26<br>27<br>29<br>30 | 88888<br>14888 | 4 2 3 4 4 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | स्वव्यक्त<br>स्टाह्म | 46<br>47<br>48<br>49<br>50 | Signal Fun<br>CO=control<br>S=status, an | #### S-100 BUS/DPU SIGNAL DEFINITIONS The following list provides detailed definitions of each S-100 bus signal. Additional information about signal interaction with other boards may be obtained by consulting the appropriate board reference manual. #### Address Bus Signals The address bus, consisting of parallel signal paths of 24 bits, selects specific memory locations or I/O ports. The MC68000 drives all 24 bits directly. During Z-80A operation, the Z-80A drives the lower 16 bits and an auxiliary latch drives the upper 8. On power up or reset, the auxiliary latch is reset. Memory Addressing - Memory addressing uses 24 bits, A0 through A23, providing a 16 Mbyte address range. I/O Addressing - I/O addressing uses 8 bits, AO through A7, allowing 1 of 256 ports to be selected. # Control Input Signals CPU control input signals are output by bus slaves such as peripheral interface boards and memory boards. These signals synchronize the operation of the CPU and a bus slave. External Ready - The XRDY signal synchronizes the response of a bus master to a bus slave. It can start and stop CPU operation. Hold or Bus Request - The pHOLD\* signal is a DMA bus request generated by the DMA controller of a bus slave. The CPU determines when the request shall be granted and, at the appropriate time, outputs the pHLDA signal. Interrupt Request - The pINT\* signal is initiated by a bus slave. Each board may output an interrupt request on this signal line connected to the DPU. The interrupts are serviced according to priorities established by the software and/or hardware. Non-Maskable Interrupt Request - In a manner similar to pINT\*, the NMI\* signal is initiated by a bus slave. The difference between the signals is that NMI\* cannot be masked by software and must be serviced by the DPU as soon as possible. Ready - The pRDY signal is active during normal microprocessor operation. The negation of pRDY is the wait-state request, WAIT\*, indicating that an addressed memory board or peripheral is not ready for data transfer. Sixteen Acknowledge - The SIXTN\* signal indicates that a request for 16-bit data transfer has been granted and that the transfer may begin. Refer also to the sXTRQ\* status signal. ### Control Output Signals The control output signals are output by the DPU to control data transfer and provide the required timing reference. Data Bus Input Strobe - The pDBIN read signal strobes data from the addressed slave onto the data bus. Hold Acknowledge - The pHLDA signal indicates to the board with the highest priority bus request that the DPU has relinquished control of the system bus and that DMA controlled data transfer may begin. Refer to the DMA control signals and pHOLD\*. Status Valid Strobe - The pSTVAL\* signal indicates that the address and status signals present on the bus are stable and valid. Refer to pSYNC and the status signals. Synchronization - The pSYNC signal indicates the start of a new bus cycle. Refer to pSTVAL\* and the status signals. Write - The pWR\* write signal strobes data from the data bus to the addressed slave. #### Data Bus Signals The data bus in realized as 16 parallel data lines. Under the control of the Z-80A, the bus is used as two unidirectional 8-line data buses. The data input lines, DIO through DI7, bring data to the DPU while the data output lines, DOO through DO7, transfer data from the DPU. Under the control of the MC68000, all 16 lines, D0 through D15, are used as a bidirectional data bus. Refer also to sXTRQ\*, SIXTN\*, and the control output signals. ### DMA Control Signals The pHOLD\* signal is issued by a board when it requires control of the bus for DMA. The DPU acknowledges pHOLD\* with a pHLDA signal when it is ready to relinquish control of the bus. At the same time, the following signals disable the CPU bus buffers, effectively isolating the CPU from the bus and allowing the DMA controller to become the bus master. - 1. Address Disable ADSB\* - 2. Control Output Disable CDSB\* - 3. Data Output Disable DODSB\* - 4. Status Disable SDSB\* ## Status Signals The following status signals identify the bus cycle in progress and indicate the purpose of the address currently on the bus. - 1. Memory read sMEMR - 2. Operating Instruction Code Fetch sMl - 3. Input sINP - 4. Output sOUT - 5 Memory Write MWRT - 6. Write cycle sWO\* - 7. Interrupt Acknowledge sINTA - 8. Halt Acknowledge sHLTA - 9. Sixteen bit data bus request sXTRQ\* The status signals are best defined in terms of the bus cycle each represents. Table 5-2 shows the electrical state of the status signal for each bus cycle. | Status<br>Signals | Bus Cycle Type | | | | | | | |------------------------------------------------------------------------|--------------------------------------|--------------------------------------|-------------------------------------------|--------|---------------------------------|--------------------------------------|----------------------------| | | Memory<br>Read | Op Code<br>Fetch | Memory<br>Write | Output | Input | | Halt<br>Acknowledge | | SMEMR SM1 SW0* SOUT MWRT SINP SINTA SHLTA SXTRQ*(8-bit) SXTRQ*(16-bit) | H<br>L<br>L<br>L<br>L<br>L<br>L<br>L | H<br>H<br>L<br>L<br>L<br>L<br>L<br>L | L<br>L<br>L<br>H<br>L<br>L<br>L<br>H<br>L | ггенг | L<br>H<br>L<br>H<br>L<br>H<br>L | L<br>X<br>H<br>L<br>H<br>L<br>H<br>L | X<br>H<br>L<br>L<br>L<br>X | Table 5-2: STATUS SIGNAL STATES # **Utility Signals** Utility signals are necessary to the overall operation of the system. They include power supply and power supply status signals, the system clock, and generalized reset and error signals. +8 Volts Unregulated - This is the only supply voltage required for the DPU, MCU, and MSU boards. The +18 and -18 Volts Unregulated lines are available for other boards. Regulation of the supply voltage is performed on each board. **Grounds -** Signal grounds are connected together on the S-100/IEEE-696 bus. Phase 2 System Clock - The DPU generates the $\phi$ 2 4 MHz system clock signal. Clock - The 2 MHz CLOCK signal is independent of all other bus timing signals. It may be used by circuits to generate time periods or other functions requiring a fixed input frequency. Reset - The RESET\* signal resets all bus masters and slaves including the DPU. Slave Clear - The SLAVE CLR\* signal resets those bus slaves which monitor this signal. Power-On Clear - The POC\* signal is active only at the time that power is applied to the system. It issues the RESET\* and SLAVE CLR\* signals. Memory Disable - The MEMDSB\* signal inhibits operation of those memory boards capable of responding to this signal. Operation of Cromemco 64KZ boards will be inhibited by this signal while MSU boards will not be affected. Memory Request - The MREQ\* signal indicates that the address on the bus is valid for a memory read or write function. Refresh - The RFSH\* signal indicates when the Z-80A is performing a refresh cycle. Z-80A/MC68000 Processor Active - When high, this signal indicates that the Z-80A microprocessor is controlling the bus. When low, it indicates that the MC68000 is controlling the bus. #### M BUS SIGNAL DEFINITIONS The M bus, along with the S-100 bus, provides parallel connections between the MCU and MSU boards. Control, refresh addresses, data, and utility signals are sent from the MCU to the MSU boards. Status and data signals are returned to the MCU by the MSU boards. Table 5-3 lists each M bus signal and indicates its function. Table 5-3: M BUS SIGNALS | Pin<br>Number | Mnemonic | Signal<br>Name | Function | | | | |-----------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--| | 1<br>2<br>3<br>4<br>5 | GND<br>RFSHA3<br>RFSHA7<br>RFSHA2<br>RFSHA6 | Ground<br>Refresh Address Bit 3<br>Refresh Address Bit 7<br>Refresh Address Bit 2<br>Refresh Address Bit 6 | U<br>A, U<br>A, U<br>A, U<br>A, U | | | | | 6<br>7<br>8<br>9 | RFSHA1<br>RFSHA5<br>RFSHA0<br>RFSHA4<br>RESET* | Refresh Address Bit 1<br>Refresh Address Bit 5<br>Refresh Address Bit 0<br>Refresh Address Bit 4<br>Reset | A, U<br>A, U<br>A, U<br>A, U | | | | | 11<br>12<br>13<br>14<br>15 | RD0<br>RD1<br>RD2<br>RD3<br>RD4 | Ram Data Bit 0 Ram Data Bit 1 Ram Data Bit 2 Ram Data Bit 3 Ram Data Bit 4 | D<br>D<br>D<br>D | | | | | 16<br>17<br>18<br>19<br>20 | RD5<br>RD6<br>RD7<br>RD15<br>RD8 | Ram Data Bit 5 Ram Data Bit 6 Ram Data Bit 7 Ram Data Bit 15 Ram Data Bit 8 | D<br>D<br>D<br>D | | | | | 21<br>22<br>23<br>24<br>25 | RD14<br>RD9<br>RD13<br>RD10<br>RD12 | Ram Data Bit 14 Ram Data Bit 9 Ram Data Bit 13 Ram Data Bit 10 Ram Data Bit 12 | D<br>D<br>D<br>D | | | | | 26<br>27<br>28<br>29<br>30 | RD11<br>MSU SEL*<br>+5<br>RFSH<br>+5 | Ram Data Bit 11<br>MSU Select<br>+5 Volts<br>Refresh<br>+5 Volts | D<br>S<br>C<br>U<br>C | | | | | 31<br>32<br>33<br>34<br>35 | COLUMN* GND ROW* GND ENRAS* | Column Address Enable<br>Ground<br>Row Address Enable<br>Ground<br>Enable Row Address Strobe | 0 0 0 0 0 | | | | | 36<br>37<br>38<br>39<br>40 | GND<br>CAS<br>GND<br>ENRAM DATA*<br>GND | Ground<br>Column Address Strobe<br>Ground<br>Enable Ram Data<br>Ground | ບ<br>ເ<br>ເ | | | | | 41<br>42<br>43<br>44<br>45 | WRITE/(READ*) GND CHECK BIT1 CHECK BIT4 CHECK BIT3 | Write/Read Enable<br>Ground<br>Check Bit 1<br>Check Bit 4<br>Check Bit 3 | C U D D D | | | | | 46<br>47<br>48<br>49<br>50 | CHECK BIT5<br>CHECK BIT2<br>CHECK BIT0<br>EN DIAG DATA*<br>GND | Check Bit 5<br>Check Bit 2<br>Check Bit 0<br>Enable Diagnostic Data<br>Ground | ם<br>ס<br>ט<br>ט | | | | | Signal Function Categories: A=address, C=control, D=data, | | | | | | | Signal Function Categories: A=address, C=control, D=data, S=status, and U=utility The following list provides detailed definitions of each M bus signal. ### Address and Data Signals Refresh Address Lines - The MCU places the refresh address on the RFSHAO through RFSHA7 lines. Refer to the RFSH signal. RAM Data - The RDO through RD15 data lines are bidirectional. Data is transferred between the S-100 bus and MSU boards via the MCU board and the M bus. Refer to the EN DIAG DATA\* and EN RAM DATA\* signals. Check Bit Data - The data on the CHECK BITO through CHECK BIT5 data lines is calculated from a 16-bit data word being written to memory. The data on these lines is written to the six error detection bits associated with each word in memory. During the memory read cycle, this data is compared to the check bits calculated from the retrieved data word to determine if an error occurred. #### Control Signals Reset - The RESET\* signal is derived from the system reset by the MCU. It is not used. MSU Select - The MSU SEL\* status signal is output by the selected MSU board, acknowledging that it has been selected for data transfer. Refresh - The RFSH control signal is output by the MCU during a refresh cycle. It causes the refresh address to be placed on the address inputs of the RAM chips and the Row Address Strobes to be issued to all RAM chips on all MSUs simultaneously when the EN RAS\* strobe is received. Column Address Enable - The COLUMN\* signal enables the buffers for address lines AlO through Al7 on the 256MSU and All through Al8 on the 512MSU. This address is latched into the column address inputs of each memory chip. The column address, along with the row address, selects 1 bit of 64 Kbits. Row Address Enable - The ROW\* signal enables the buffers for address lines A2 through A9 on the 256MSU and A3 through A10 on the 512MSU. This address is latched into the row address inputs of each memory chip. The row address, along with the column address, selects 1 bit of 64 Kbits. Enable Row Address Strobe - The EN RAS\* strobe causes the chip row address strobe (RAS) to be output to a row of memory chips. Address bit Al selects 1 row of 2 to be strobed on the 256MSU. Address bits Al and A2 select 1 row of 4 to be strobed on the 512MSU. In the refresh mode, RFSH selects all chip rows and EN RAS\* causes them to be strobed simultaneously. Strobing RAS latches the row address into the RAM chip. Column Address Strobe - The CAS signal asserts the column address strobe of each RAM chip. Enable RAM Data - The EN RAM DATA\* signal enables the RAM data bus buffers on the MSU involved in the memory operation. Write - The WRITE signal causes the individual write signals to be issued to the memory chips. Enable Diagnostic Data - The EN DIAG DATA\* signal inhibits the RDO through RD7 buffers and enables the diagnostic ROM. ## I/O PORT CHARACTERISTICS The following is a list of I/O port addresses and their functions. #### 4Ch Out: Control The Control Write byte sends control data from the CPU to the MCU. D7-D2 - These bits must be zero. Dl Enable Error Detection and Correction (EN EDAC) - This bit enables the error detection and correction circuits on the MCU board. DO Enable Diagnostic (EN DIAG) - This bit enables the diagnostic function of the memory system. ## 4Ch In: Status The CONTROL READ byte sends status information from the MCU to the CPU. D7 Error - Indicates that an error has been detected. When this bit is on, the red LED on the MCU will be lit. D6 Unused - This bit will read as zero. D5-D4 Chip Row ID - These signals identify the row containing the chip which generated the error. The 256MSU, having only two rows of chips, uses only D4 to identify the row while the 512MSU uses both D5 and D4. Refer to Chapter 3, Error Logging. D3-D2 - not used Dl Error Circuit Status - This signal indicates that the error detection and correction circuits are enabled. **DO Diagnostic Circuit Status -** This signal indicates that the diagnostic circuits are enabled. # 4Dh In: Syndrome Code The **Syndrome Read** byte contains information pertinent to an error condition. D7 Diagnostic Circuit Status at Error - This bit indicates the diagnostic circuits were enabled when the error occurred. A logical false indicates that the error occurred under normal operation. D6 Error Status - This bit indicates that the error was a single error; a logical false indicates a double error. D5-D0 Syndrome Code Data - These data bits identify the chip column in which the error occurred. Refer to Chapter 3, Error Logging. #### 4Dh Out: Clear Error The Clear Error command clears bit D7 of the Control Read status word. This byte should be set to all zeroes. #### 4Eh In: MSU ID The Error Address READ byte identifies the MSU board containing the memory chip in which an error occurred. Refer to Chapter 3, Error Logging. 4Eh Out: not used 4Fh In: not used 4Fh Out: not used FFh Out: MC68000/Z-80A Switch The MC68000/z-80A Switch Output Byte enables either the MC68000 or the Z-80A microprocessor on the DPU. When one is enabled, the other is disabled. Refer to Chapter 2, Microprocessor Selection. D7-D1 - not used DO Microprocessor Selection Switch - When set, this bit turns the MC68000 on. When reset, it turns the Z-80A on. # Appendix A #### HOW THE DPU WORKS - A PROGRAM EXAMPLE The purpose of this example is to illustrate an assembly language program, written in Z-80 assembler, which calls a 68000 multiply subroutine. This program illustrates how the DPU can, by means of software instructions, switch from Z-80 operation to 68000 operation and back again. The DPU always comes up from power-off or reset in Z-80 mode. To switch to the 68000, all that is required is an output to port OFFh. The 68000 uses memory mapped I/O, so an output is performed by moving data to the highest page of memory. Therefore the switch back to the Z-80A is done by moving a 0 to memory location OFFFFh (Port OFFh). When using the DPU with the Cromix Operating System, details of Z-80/68000 switching are handled automatically and are transparent to the user. # Cromemco 68000 Board Family A. How the DPU Works - A Program Example ``` ;This program prompts for two hex numbers to be input from the ;CRT. The numbers are converted to binary and placed in memory; for processing by the 68000 microprocessor on the DPU board. ;The 68000 executes a program that gets the two arguments and ;multiplies them. The 4 byte result is loaded back into memory, ;and control is returned to the Z-80. The Z-80 then converts the 32 bit binary result into 8 hex digits and prints the results on the CRT. This example runs under CDOS and uses CDOS calls for simplicity and since it would be unwise to change processors ;yourself in a multi-user environment. 4000h argl: equ 4100h arg2: equ stack: 4000h equ mcnt: equ 100d binh2,ahex,prnbf$,gtlnl$ ;asmlib routines ext hl,6500h ;setup for 68000 to out 0 to OFFh. 1d start: xor (h1),a 1d c,9 ;print begin message. ld lđ de, msg ;call CDOS call ;do read call to allow for pause. c,l ld ; call CDOS call ;load a prog. for the 68000 to run. de,6000h ld hI,prog68 ;prog68 is the 68000 program ld 1d bc, count ldir ;move 68000 program to execution area ;Input two numbers to be passed to the 68000 for multiplication. mainlp: 1d b,5 bc go_on: push īd de, arglms call prnbf$ 1d b_{r}4 ;set up to input four hex digits. 1d hl,storl ;point to storage for input. d,'0' 1d 1d gTLN1$ call ;get number of chars. to input. a, (hl) 1đ ld de,0 ld e,a ; load this number into de, ;and add to hl so we point to add hl,de ;end of input. hl a,'H' inc 1d (h1),a ;set up string for ahex. 1d de, arg2ms 1d call prnbf$ ;set up to input four hex digits. 1d b,4 ``` ``` 1d hl,stor2 ;point to storage for input. d,'0' e,'F' lđ 1d gtln1$ call ld a, (hl) ;get number of chars input. 1d de,0 1d e,a ; load this number into de, add hl,de ; and add to hl so we point to inc hl ;end of input. a,'H' 1d (hl),a ld ;set up string for ahex. ;Convert the input arguments into binary, and load into locations 6100h; and 6200h for the 68000. ld bc,storl+1 call ahex ; call ahex (in asmlib). ld c,h 1đ b,1 ; want to store hi byte first for 68000. (6100h),bc 1d bc,stor2+1 ld call ahex ; convert to binary. ld c,h lđ b,1 (6200h),bc 1d ; Zero out area into which answer is to be placed. 1d b,4 xor a 1d hl,1000h (hl),a nul: ld inc hl djnz nul ;Save CDOS low memory and reinitialize addrs. Oh thru 7h for reset ;sequence of 68000 -- register a7 is loaded with four bytes beginning ;at 0h; the program counter is loaded with the next sequential four bytes. ; de,700h ;save CDOS low memory. lđ hl,.0 1d bc,0ffh ldir ;move memory. h1,0 1d ;init addrs. zero for 68000 stack. 1d a,0 1d b,6 (hl),a loop: 1d inc h1 djnz loop ;init 03h for 68000 program counter. lá a,60h 1d (hl),a inc hl xor ``` # Cromemco 68000 Board Family A. How the DPU Works - A Program Example ``` (hl),a ld ;Turn on 68000 processor to do the multiply and place the result at ;1000h. This is done by firmware on the DPU whenever the Z-80 does ;an I/O output to port OFFh. It outputs 1 to turn on the DPU. Offh,a out turn on 68000; ; if we get back, restore CDOS low memory ld de,0 h1,700h ;so we can do system calls. lđ bc,0ffh 1d ldir ;Convert result of multiplication to ASCII and output it. hl,string a,(1000h) 1d 1d binh2 call ; binary to ASCII conversion (in Asmlib). hl,string+2 1d ld a,(1001h) call binh2 1d hl,string+4 a, (1002h) ld call binh2 hl, string+6 1d a,(1003h) ld call binh2 1d de, answer c,9 lđ call de,700h ;save CDOS low memory. ld 1d h1,0 bc,0ffh ld ldir ;move memory pop b dec nz,go_on jр 1d de, contin call prnbf$ 1d c,80h ;don't echo input. ;call CDOS call 0dh ср ;hitting any key but <RET> will exit. jp z, mainlp jр list text Oah,Odh,Oah,Odh,' This program prompts for two hex numbers' in the range Oh-FFFFh.',Oah,Odh' Only the digits O-9 and A-F (caps only) give proper' results.',Odh,Oah,' The answer is displayed in hex.' đb msg: đb đb db Oah,Odh,' Out-of-range input produces unexpected answers.' Odh,Oah,' After any five multiplies, you may exit.' db db ``` ``` db 0dh,0ah,0dh,0ah,'$' Odh,Oah,Odh,Oah,' Your answer, expressed' in hexadecimal is >> ' answer: db db string: ds Odh,Oah,Odh,Oah,'$' Odh,Oah,Odh,Oah,' Input first' đh arglms: db ' hex argument (digits 0-F) >> ','$' db Odh,Oah,' Input second hex argument (digits 0-F) >> ','$' arg2ms: db storl: ds stor2: đs Odh, Oah, Odh, Oah, 'To continue, hit <RETURN>. ' contin: db ' Any other key exits.' Odh,Oah,Odh,Oah,'$' đħ db db ; The following 68000 program looks for values to multiply together in ; addresses 6100h and 6200h. The values are placed there by the Z-80 processor. The result of the multiplication is placed in clocation 1000h to 1003h. These comments are what the 68000 assembly code ; would look like, but if you don't have the 68000 Assembler you can ; hand assemble the program as was done in this example. 6000h org ;start: move 6100h,d0 ;get 16 bit value into d0. 6200h, d0 ;do unsigned multiply from memory mulu ;to data register. move.1 d0,1000h ;store long word result back ; into memory. ; The next line moves the value at 6500h to 0FFFFh. The value is 0, ; and was placed there by the Z-80. The address OFFFFh is sign extended by the 68000 and so represents absolute address FFFFFFFh. This resides ; in the top-most 64k bytes of the 68000 address space. The DPU firm- ; ware is designed to interpret any address access in this top 64k space as an I/O access. It is turned into an input or output to ; hardware ports -- in this case, port OFFh. In effect this outputs; zero to port OFFh. Doing this turns off the 68000 processor and; at the same time turns on the Z-80. That is, we may return control; to the Z-80 in this way. ;This technique for I/O is used because the 68000 is memory mapped. move.b 6500h,0FFFFh ;output contents of 6500h to port OFFh. ; Next line will be executed the next time that the Z-80 turns ; on the 68000. For this example, this will be an absolute ; jump to the beginning of this 68000 program. jmp 6000h end start Stored at the label "prog68" is the machine code represented by the above program segment. This code is moved by the 2-80 to ``` # Cromemco 68000 Board Family A. How the DPU Works - A Program Example # Appendix B LIMITED WARRANTY omemco, Inc. ("Cromemco") warrants this product against defects in material and workmanship to the original purchaser for ninety (90) days from the date of purchase, subject to the following ms and conditions. #### hat Is Covered By This Warranty ring the ninety (90) day warranty period Cromemco will, at its option, repair or replace this Cromemco product or repair or replace with new or used parts any parts or components, manufactured Cromemco, which prove to be defective, provided the product is returned to an Authorized Cromemco Dealer as set forth below. #### w To Obtain Warranty Service u should immediately notify IN WRITING your Authorized Cromemco Dealer or Cromemco Inc of problems encountered during the warranty period. In order to obtain warranty service, first obtain a urn authorization number by contacting the Authorized Cromemco Dealer from whom you purchased the product. Then attach to the product: Your name, address and telephone number the return authorization number, a description of the problem, and proof of the date of retail purchase. ip or otherwise return the product, transportation and insurance costs prepaid, to the Authorized Cromemco Dealer. If you are unable to receive warranty repair from the Authorized Cromemco aler from whom you purchased the product, you should contact Cromemco Customer Support at: Cromemco, Inc., 280 Bernardo Ave., Mountain View, Ca. 94043. # /hat Is Not Covered By This Warranty romemco does not warrant any products, components or parts not manufactured by Cromemco. his warranty does not apply if the product has been damaged by accident, abuse, misuse, modification or misappliation; by damage during shipment; or by improper service. This product is not warranted to operate satisfactorily with eripherals or products not manufactured by Cromemco. Transportation and insurance charges incurred in transportq the product to and from the Authorized Cromemco Dealer or Cromemco are not covered by this Warranty. HIS WARRANTY IS IN LIEU OF ALL OTHER WARRANTIES, WHETHER ORAL OR WRITTEN, EXPRESS OR IMPLIED. ANY MPLIED WARRANTIES, INCLUDING IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR URPOSE, ARE LIMITED IN DURATION TO NINETY (90) DAYS FROM THE DATE OF PURCHASE OF THIS PRODUCT. CROIEMCO SHALL NOT BE LIABLE FOR INCIDENTAL AND/OR CONSEQUENTIAL DAMAGES FOR THE BREACH OF ANY EXRESS OR IMPLIED WARRANTY, INCLUDING DAMAGE TO PROPERTY AND, TO THE EXTENT PERMITTED BY LAW, AMAGES FOR PERSONAL INJURY, EVEN IF CROMEMCO HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. OFTWARE, TECHNICAL INFORMATION AND FIRMWARE IS LICENSED "AS IS" AND WITH ALL FAULTS. THE AGENTS, EALERS, AND EMPLOYEES OF CROMEMCO ARE NOT AUTHORIZED TO MAKE MODIFICATIONS TO THIS WARRANTY, R ADDITIONAL WARRANTIES BINDING ON CROMEMCO ABOUT OR FOR PRODUCTS SOLD OR LICENSED BY CROEMCO. ACCORDINGLY, ADDITIONAL STATEMENTS WHETHER ORAL OR WRITTEN EXCEPT SIGNED WRITTEN STATE-ENTS FROM AN OFFICER OF CROMEMCO DO NOT CONSTITUTE WARRANTIES AND SHOULD NOT BE RELIED UPON. OME STATES DO NOT ALLOW THE EXCLUSION OR LIMITATION OF INCIDENTAL OR CONSEQUENTIAL DAMAGES OR MITATIONS ON HOW LONG AN IMPLIED WARRANTY LASTS, SO THE ABOVE LIMITATION OR EXCLUSION MAY NOT PPLY TO YOU. HIS WARRANTY AND THE STATUTE OF LIMITATIONS SHALL RUN CONCURRENTLY WITH ANY ACCEPTANCE PERIOD. HIS WARRANTY IS NOT TRANSFERABLE. NO SUIT, LITIGATION, OR ACTION SHALL BE BROUGHT BASED ON THE ALEGED BREACH OF THIS WARRANTY OR IMPLIED WARRANTIES MORE THAN ONE YEAR AFTER THE DATE OF PURCHASE I THOSE JURISDICTIONS ALLOWING SUCH A LIMITATION, OTHERWISE NO SUCH ACTION SHALL BE BROUGHT MORE HAN ONE YEAR AFTER THE EXPIRATION OF THIS WARRANTY. HIS WARRANTY SHALL NOT BE APPLICABLE TO THE EXTENT THAT ANY PROVISION OF THIS WARRANTY IS PROHIBIT-D BY ANY FEDERAL, STATE OR MUNICIPAL LAW WHICH CANNOT BE PREEMPTED. THIS WARRANTY GIVES YOU SPE-IFIC LEGAL RIGHTS, AND YOU MAY ALSO HAVE OTHER RIGHTS WHICH VARY FROM STATE TO STATE. Cromemco 68000 Board Family